; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc < %s -mtriple=mips-unknown-linux-gnu -mcpu=mips2 -relocation-model=pic | FileCheck %s \ ; RUN: -check-prefix=MIPS2 ; RUN: llc < %s -mtriple=mips-unknown-linux-gnu -mcpu=mips32 -relocation-model=pic | FileCheck %s \ ; RUN: -check-prefix=MIPS32 ; RUN: llc < %s -mtriple=mips-unknown-linux-gnu -mcpu=mips32r2 -relocation-model=pic | FileCheck %s \ ; RUN: -check-prefix=MIPS32R2 ; RUN: llc < %s -mtriple=mips-unknown-linux-gnu -mcpu=mips32r3 -relocation-model=pic | FileCheck %s \ ; RUN: -check-prefix=MIPS32R2 ; RUN: llc < %s -mtriple=mips-unknown-linux-gnu -mcpu=mips32r5 -relocation-model=pic | FileCheck %s \ ; RUN: -check-prefix=MIPS32R2 ; RUN: llc < %s -mtriple=mips-unknown-linux-gnu -mcpu=mips32r6 -relocation-model=pic | FileCheck %s \ ; RUN: -check-prefix=MIPS32R6 ; RUN: llc < %s -mtriple=mips64-unknown-linux-gnu -mcpu=mips3 -relocation-model=pic | FileCheck %s \ ; RUN: -check-prefix=MIPS3 ; RUN: llc < %s -mtriple=mips64-unknown-linux-gnu -mcpu=mips4 -relocation-model=pic | FileCheck %s \ ; RUN: -check-prefix=MIPS4 ; RUN: llc < %s -mtriple=mips64-unknown-linux-gnu -mcpu=mips64 -relocation-model=pic | FileCheck %s \ ; RUN: -check-prefix=MIPS64 ; RUN: llc < %s -mtriple=mips64-unknown-linux-gnu -mcpu=mips64r2 -relocation-model=pic | FileCheck %s \ ; RUN: -check-prefix=MIPS64R2 ; RUN: llc < %s -mtriple=mips64-unknown-linux-gnu -mcpu=mips64r3 -relocation-model=pic | FileCheck %s \ ; RUN: -check-prefix=MIPS64R2 ; RUN: llc < %s -mtriple=mips64-unknown-linux-gnu -mcpu=mips64r5 -relocation-model=pic | FileCheck %s \ ; RUN: -check-prefix=MIPS64R2 ; RUN: llc < %s -mtriple=mips64-unknown-linux-gnu -mcpu=mips64r6 -relocation-model=pic | FileCheck %s \ ; RUN: -check-prefix=MIPS64R6 ; RUN: llc < %s -mtriple=mips-unknown-linux-gnu -mcpu=mips32r3 -mattr=+micromips -relocation-model=pic | FileCheck %s \ ; RUN: -check-prefix=MMR3 ; RUN: llc < %s -mtriple=mips-unknown-linux-gnu -mcpu=mips32r6 -mattr=+micromips -relocation-model=pic | FileCheck %s \ ; RUN: -check-prefix=MMR6 define signext i1 @lshr_i1(i1 signext %a, i1 signext %b) { ; MIPS2-LABEL: lshr_i1: ; MIPS2: # %bb.0: # %entry ; MIPS2-NEXT: jr $ra ; MIPS2-NEXT: move $2, $4 ; ; MIPS32-LABEL: lshr_i1: ; MIPS32: # %bb.0: # %entry ; MIPS32-NEXT: jr $ra ; MIPS32-NEXT: move $2, $4 ; ; MIPS32R2-LABEL: lshr_i1: ; MIPS32R2: # %bb.0: # %entry ; MIPS32R2-NEXT: jr $ra ; MIPS32R2-NEXT: move $2, $4 ; ; MIPS32R6-LABEL: lshr_i1: ; MIPS32R6: # %bb.0: # %entry ; MIPS32R6-NEXT: jr $ra ; MIPS32R6-NEXT: move $2, $4 ; ; MIPS3-LABEL: lshr_i1: ; MIPS3: # %bb.0: # %entry ; MIPS3-NEXT: jr $ra ; MIPS3-NEXT: move $2, $4 ; ; MIPS4-LABEL: lshr_i1: ; MIPS4: # %bb.0: # %entry ; MIPS4-NEXT: jr $ra ; MIPS4-NEXT: move $2, $4 ; ; MIPS64-LABEL: lshr_i1: ; MIPS64: # %bb.0: # %entry ; MIPS64-NEXT: jr $ra ; MIPS64-NEXT: move $2, $4 ; ; MIPS64R2-LABEL: lshr_i1: ; MIPS64R2: # %bb.0: # %entry ; MIPS64R2-NEXT: jr $ra ; MIPS64R2-NEXT: move $2, $4 ; ; MIPS64R6-LABEL: lshr_i1: ; MIPS64R6: # %bb.0: # %entry ; MIPS64R6-NEXT: jr $ra ; MIPS64R6-NEXT: move $2, $4 ; ; MMR3-LABEL: lshr_i1: ; MMR3: # %bb.0: # %entry ; MMR3-NEXT: move $2, $4 ; MMR3-NEXT: jrc $ra ; ; MMR6-LABEL: lshr_i1: ; MMR6: # %bb.0: # %entry ; MMR6-NEXT: move $2, $4 ; MMR6-NEXT: jrc $ra entry: %r = lshr i1 %a, %b ret i1 %r } define zeroext i8 @lshr_i8(i8 zeroext %a, i8 zeroext %b) { ; MIPS2-LABEL: lshr_i8: ; MIPS2: # %bb.0: # %entry ; MIPS2-NEXT: jr $ra ; MIPS2-NEXT: srlv $2, $4, $5 ; ; MIPS32-LABEL: lshr_i8: ; MIPS32: # %bb.0: # %entry ; MIPS32-NEXT: jr $ra ; MIPS32-NEXT: srlv $2, $4, $5 ; ; MIPS32R2-LABEL: lshr_i8: ; MIPS32R2: # %bb.0: # %entry ; MIPS32R2-NEXT: jr $ra ; MIPS32R2-NEXT: srlv $2, $4, $5 ; ; MIPS32R6-LABEL: lshr_i8: ; MIPS32R6: # %bb.0: # %entry ; MIPS32R6-NEXT: jr $ra ; MIPS32R6-NEXT: srlv $2, $4, $5 ; ; MIPS3-LABEL: lshr_i8: ; MIPS3: # %bb.0: # %entry ; MIPS3-NEXT: jr $ra ; MIPS3-NEXT: srlv $2, $4, $5 ; ; MIPS4-LABEL: lshr_i8: ; MIPS4: # %bb.0: # %entry ; MIPS4-NEXT: jr $ra ; MIPS4-NEXT: srlv $2, $4, $5 ; ; MIPS64-LABEL: lshr_i8: ; MIPS64: # %bb.0: # %entry ; MIPS64-NEXT: jr $ra ; MIPS64-NEXT: srlv $2, $4, $5 ; ; MIPS64R2-LABEL: lshr_i8: ; MIPS64R2: # %bb.0: # %entry ; MIPS64R2-NEXT: jr $ra ; MIPS64R2-NEXT: srlv $2, $4, $5 ; ; MIPS64R6-LABEL: lshr_i8: ; MIPS64R6: # %bb.0: # %entry ; MIPS64R6-NEXT: jr $ra ; MIPS64R6-NEXT: srlv $2, $4, $5 ; ; MMR3-LABEL: lshr_i8: ; MMR3: # %bb.0: # %entry ; MMR3-NEXT: jr $ra ; MMR3-NEXT: srlv $2, $4, $5 ; ; MMR6-LABEL: lshr_i8: ; MMR6: # %bb.0: # %entry ; MMR6-NEXT: srlv $2, $4, $5 ; MMR6-NEXT: jrc $ra entry: %r = lshr i8 %a, %b ret i8 %r } define zeroext i16 @lshr_i16(i16 zeroext %a, i16 zeroext %b) { ; MIPS2-LABEL: lshr_i16: ; MIPS2: # %bb.0: # %entry ; MIPS2-NEXT: jr $ra ; MIPS2-NEXT: srlv $2, $4, $5 ; ; MIPS32-LABEL: lshr_i16: ; MIPS32: # %bb.0: # %entry ; MIPS32-NEXT: jr $ra ; MIPS32-NEXT: srlv $2, $4, $5 ; ; MIPS32R2-LABEL: lshr_i16: ; MIPS32R2: # %bb.0: # %entry ; MIPS32R2-NEXT: jr $ra ; MIPS32R2-NEXT: srlv $2, $4, $5 ; ; MIPS32R6-LABEL: lshr_i16: ; MIPS32R6: # %bb.0: # %entry ; MIPS32R6-NEXT: jr $ra ; MIPS32R6-NEXT: srlv $2, $4, $5 ; ; MIPS3-LABEL: lshr_i16: ; MIPS3: # %bb.0: # %entry ; MIPS3-NEXT: jr $ra ; MIPS3-NEXT: srlv $2, $4, $5 ; ; MIPS4-LABEL: lshr_i16: ; MIPS4: # %bb.0: # %entry ; MIPS4-NEXT: jr $ra ; MIPS4-NEXT: srlv $2, $4, $5 ; ; MIPS64-LABEL: lshr_i16: ; MIPS64: # %bb.0: # %entry ; MIPS64-NEXT: jr $ra ; MIPS64-NEXT: srlv $2, $4, $5 ; ; MIPS64R2-LABEL: lshr_i16: ; MIPS64R2: # %bb.0: # %entry ; MIPS64R2-NEXT: jr $ra ; MIPS64R2-NEXT: srlv $2, $4, $5 ; ; MIPS64R6-LABEL: lshr_i16: ; MIPS64R6: # %bb.0: # %entry ; MIPS64R6-NEXT: jr $ra ; MIPS64R6-NEXT: srlv $2, $4, $5 ; ; MMR3-LABEL: lshr_i16: ; MMR3: # %bb.0: # %entry ; MMR3-NEXT: jr $ra ; MMR3-NEXT: srlv $2, $4, $5 ; ; MMR6-LABEL: lshr_i16: ; MMR6: # %bb.0: # %entry ; MMR6-NEXT: srlv $2, $4, $5 ; MMR6-NEXT: jrc $ra entry: %r = lshr i16 %a, %b ret i16 %r } define signext i32 @lshr_i32(i32 signext %a, i32 signext %b) { ; MIPS2-LABEL: lshr_i32: ; MIPS2: # %bb.0: # %entry ; MIPS2-NEXT: jr $ra ; MIPS2-NEXT: srlv $2, $4, $5 ; ; MIPS32-LABEL: lshr_i32: ; MIPS32: # %bb.0: # %entry ; MIPS32-NEXT: jr $ra ; MIPS32-NEXT: srlv $2, $4, $5 ; ; MIPS32R2-LABEL: lshr_i32: ; MIPS32R2: # %bb.0: # %entry ; MIPS32R2-NEXT: jr $ra ; MIPS32R2-NEXT: srlv $2, $4, $5 ; ; MIPS32R6-LABEL: lshr_i32: ; MIPS32R6: # %bb.0: # %entry ; MIPS32R6-NEXT: jr $ra ; MIPS32R6-NEXT: srlv $2, $4, $5 ; ; MIPS3-LABEL: lshr_i32: ; MIPS3: # %bb.0: # %entry ; MIPS3-NEXT: jr $ra ; MIPS3-NEXT: srlv $2, $4, $5 ; ; MIPS4-LABEL: lshr_i32: ; MIPS4: # %bb.0: # %entry ; MIPS4-NEXT: jr $ra ; MIPS4-NEXT: srlv $2, $4, $5 ; ; MIPS64-LABEL: lshr_i32: ; MIPS64: # %bb.0: # %entry ; MIPS64-NEXT: jr $ra ; MIPS64-NEXT: srlv $2, $4, $5 ; ; MIPS64R2-LABEL: lshr_i32: ; MIPS64R2: # %bb.0: # %entry ; MIPS64R2-NEXT: jr $ra ; MIPS64R2-NEXT: srlv $2, $4, $5 ; ; MIPS64R6-LABEL: lshr_i32: ; MIPS64R6: # %bb.0: # %entry ; MIPS64R6-NEXT: jr $ra ; MIPS64R6-NEXT: srlv $2, $4, $5 ; ; MMR3-LABEL: lshr_i32: ; MMR3: # %bb.0: # %entry ; MMR3-NEXT: jr $ra ; MMR3-NEXT: srlv $2, $4, $5 ; ; MMR6-LABEL: lshr_i32: ; MMR6: # %bb.0: # %entry ; MMR6-NEXT: srlv $2, $4, $5 ; MMR6-NEXT: jrc $ra entry: %r = lshr i32 %a, %b ret i32 %r } define signext i64 @lshr_i64(i64 signext %a, i64 signext %b) { ; MIPS2-LABEL: lshr_i64: ; MIPS2: # %bb.0: # %entry ; MIPS2-NEXT: srlv $6, $4, $7 ; MIPS2-NEXT: andi $1, $7, 32 ; MIPS2-NEXT: bnez $1, $BB4_2 ; MIPS2-NEXT: addiu $2, $zero, 0 ; MIPS2-NEXT: # %bb.1: # %entry ; MIPS2-NEXT: srlv $1, $5, $7 ; MIPS2-NEXT: not $2, $7 ; MIPS2-NEXT: sll $3, $4, 1 ; MIPS2-NEXT: sllv $2, $3, $2 ; MIPS2-NEXT: or $3, $2, $1 ; MIPS2-NEXT: jr $ra ; MIPS2-NEXT: move $2, $6 ; MIPS2-NEXT: $BB4_2: ; MIPS2-NEXT: jr $ra ; MIPS2-NEXT: move $3, $6 ; ; MIPS32-LABEL: lshr_i64: ; MIPS32: # %bb.0: # %entry ; MIPS32-NEXT: srlv $1, $5, $7 ; MIPS32-NEXT: not $2, $7 ; MIPS32-NEXT: sll $3, $4, 1 ; MIPS32-NEXT: sllv $2, $3, $2 ; MIPS32-NEXT: or $3, $2, $1 ; MIPS32-NEXT: srlv $2, $4, $7 ; MIPS32-NEXT: andi $1, $7, 32 ; MIPS32-NEXT: movn $3, $2, $1 ; MIPS32-NEXT: jr $ra ; MIPS32-NEXT: movn $2, $zero, $1 ; ; MIPS32R2-LABEL: lshr_i64: ; MIPS32R2: # %bb.0: # %entry ; MIPS32R2-NEXT: srlv $1, $5, $7 ; MIPS32R2-NEXT: not $2, $7 ; MIPS32R2-NEXT: sll $3, $4, 1 ; MIPS32R2-NEXT: sllv $2, $3, $2 ; MIPS32R2-NEXT: or $3, $2, $1 ; MIPS32R2-NEXT: srlv $2, $4, $7 ; MIPS32R2-NEXT: andi $1, $7, 32 ; MIPS32R2-NEXT: movn $3, $2, $1 ; MIPS32R2-NEXT: jr $ra ; MIPS32R2-NEXT: movn $2, $zero, $1 ; ; MIPS32R6-LABEL: lshr_i64: ; MIPS32R6: # %bb.0: # %entry ; MIPS32R6-NEXT: srlv $1, $5, $7 ; MIPS32R6-NEXT: not $2, $7 ; MIPS32R6-NEXT: sll $3, $4, 1 ; MIPS32R6-NEXT: sllv $2, $3, $2 ; MIPS32R6-NEXT: or $1, $2, $1 ; MIPS32R6-NEXT: andi $2, $7, 32 ; MIPS32R6-NEXT: seleqz $1, $1, $2 ; MIPS32R6-NEXT: srlv $4, $4, $7 ; MIPS32R6-NEXT: selnez $3, $4, $2 ; MIPS32R6-NEXT: or $3, $3, $1 ; MIPS32R6-NEXT: jr $ra ; MIPS32R6-NEXT: seleqz $2, $4, $2 ; ; MIPS3-LABEL: lshr_i64: ; MIPS3: # %bb.0: # %entry ; MIPS3-NEXT: jr $ra ; MIPS3-NEXT: dsrlv $2, $4, $5 ; ; MIPS4-LABEL: lshr_i64: ; MIPS4: # %bb.0: # %entry ; MIPS4-NEXT: jr $ra ; MIPS4-NEXT: dsrlv $2, $4, $5 ; ; MIPS64-LABEL: lshr_i64: ; MIPS64: # %bb.0: # %entry ; MIPS64-NEXT: jr $ra ; MIPS64-NEXT: dsrlv $2, $4, $5 ; ; MIPS64R2-LABEL: lshr_i64: ; MIPS64R2: # %bb.0: # %entry ; MIPS64R2-NEXT: jr $ra ; MIPS64R2-NEXT: dsrlv $2, $4, $5 ; ; MIPS64R6-LABEL: lshr_i64: ; MIPS64R6: # %bb.0: # %entry ; MIPS64R6-NEXT: jr $ra ; MIPS64R6-NEXT: dsrlv $2, $4, $5 ; ; MMR3-LABEL: lshr_i64: ; MMR3: # %bb.0: # %entry ; MMR3-NEXT: srlv $2, $5, $7 ; MMR3-NEXT: not16 $3, $7 ; MMR3-NEXT: sll16 $5, $4, 1 ; MMR3-NEXT: sllv $3, $5, $3 ; MMR3-NEXT: or16 $3, $2 ; MMR3-NEXT: srlv $2, $4, $7 ; MMR3-NEXT: andi16 $4, $7, 32 ; MMR3-NEXT: movn $3, $2, $4 ; MMR3-NEXT: li16 $5, 0 ; MMR3-NEXT: jr $ra ; MMR3-NEXT: movn $2, $5, $4 ; ; MMR6-LABEL: lshr_i64: ; MMR6: # %bb.0: # %entry ; MMR6-NEXT: srlv $1, $5, $7 ; MMR6-NEXT: not16 $2, $7 ; MMR6-NEXT: sll16 $3, $4, 1 ; MMR6-NEXT: sllv $2, $3, $2 ; MMR6-NEXT: or $1, $2, $1 ; MMR6-NEXT: andi16 $2, $7, 32 ; MMR6-NEXT: seleqz $1, $1, $2 ; MMR6-NEXT: srlv $4, $4, $7 ; MMR6-NEXT: selnez $3, $4, $2 ; MMR6-NEXT: or $3, $3, $1 ; MMR6-NEXT: seleqz $2, $4, $2 ; MMR6-NEXT: jrc $ra entry: %r = lshr i64 %a, %b ret i64 %r } define signext i128 @lshr_i128(i128 signext %a, i128 signext %b) { ; MIPS2-LABEL: lshr_i128: ; MIPS2: # %bb.0: # %entry ; MIPS2-NEXT: lw $2, 28($sp) ; MIPS2-NEXT: addiu $1, $zero, 64 ; MIPS2-NEXT: subu $12, $1, $2 ; MIPS2-NEXT: sllv $10, $5, $12 ; MIPS2-NEXT: andi $15, $12, 32 ; MIPS2-NEXT: andi $8, $2, 32 ; MIPS2-NEXT: addiu $3, $zero, 0 ; MIPS2-NEXT: bnez $15, $BB5_2 ; MIPS2-NEXT: addiu $13, $zero, 0 ; MIPS2-NEXT: # %bb.1: # %entry ; MIPS2-NEXT: move $13, $10 ; MIPS2-NEXT: $BB5_2: # %entry ; MIPS2-NEXT: not $9, $2 ; MIPS2-NEXT: bnez $8, $BB5_5 ; MIPS2-NEXT: srlv $24, $6, $2 ; MIPS2-NEXT: # %bb.3: # %entry ; MIPS2-NEXT: sll $1, $6, 1 ; MIPS2-NEXT: srlv $11, $7, $2 ; MIPS2-NEXT: sllv $1, $1, $9 ; MIPS2-NEXT: or $14, $1, $11 ; MIPS2-NEXT: bnez $15, $BB5_7 ; MIPS2-NEXT: move $11, $24 ; MIPS2-NEXT: # %bb.4: # %entry ; MIPS2-NEXT: b $BB5_6 ; MIPS2-NEXT: nop ; MIPS2-NEXT: $BB5_5: ; MIPS2-NEXT: addiu $11, $zero, 0 ; MIPS2-NEXT: bnez $15, $BB5_7 ; MIPS2-NEXT: move $14, $24 ; MIPS2-NEXT: $BB5_6: # %entry ; MIPS2-NEXT: sllv $1, $4, $12 ; MIPS2-NEXT: not $10, $12 ; MIPS2-NEXT: srl $12, $5, 1 ; MIPS2-NEXT: srlv $10, $12, $10 ; MIPS2-NEXT: or $10, $1, $10 ; MIPS2-NEXT: $BB5_7: # %entry ; MIPS2-NEXT: addiu $15, $2, -64 ; MIPS2-NEXT: sll $12, $4, 1 ; MIPS2-NEXT: andi $1, $15, 32 ; MIPS2-NEXT: bnez $1, $BB5_10 ; MIPS2-NEXT: srlv $25, $4, $15 ; MIPS2-NEXT: # %bb.8: # %entry ; MIPS2-NEXT: srlv $1, $5, $15 ; MIPS2-NEXT: not $15, $15 ; MIPS2-NEXT: sllv $15, $12, $15 ; MIPS2-NEXT: or $24, $15, $1 ; MIPS2-NEXT: move $15, $25 ; MIPS2-NEXT: sltiu $25, $2, 64 ; MIPS2-NEXT: beqz $25, $BB5_12 ; MIPS2-NEXT: nop ; MIPS2-NEXT: # %bb.9: # %entry ; MIPS2-NEXT: b $BB5_11 ; MIPS2-NEXT: nop ; MIPS2-NEXT: $BB5_10: ; MIPS2-NEXT: move $24, $25 ; MIPS2-NEXT: sltiu $25, $2, 64 ; MIPS2-NEXT: beqz $25, $BB5_12 ; MIPS2-NEXT: addiu $15, $zero, 0 ; MIPS2-NEXT: $BB5_11: ; MIPS2-NEXT: or $24, $14, $13 ; MIPS2-NEXT: $BB5_12: # %entry ; MIPS2-NEXT: sltiu $13, $2, 1 ; MIPS2-NEXT: beqz $13, $BB5_19 ; MIPS2-NEXT: nop ; MIPS2-NEXT: # %bb.13: # %entry ; MIPS2-NEXT: bnez $25, $BB5_20 ; MIPS2-NEXT: nop ; MIPS2-NEXT: $BB5_14: # %entry ; MIPS2-NEXT: bnez $13, $BB5_16 ; MIPS2-NEXT: addiu $10, $zero, 63 ; MIPS2-NEXT: $BB5_15: # %entry ; MIPS2-NEXT: move $6, $15 ; MIPS2-NEXT: $BB5_16: # %entry ; MIPS2-NEXT: sltu $10, $10, $2 ; MIPS2-NEXT: bnez $8, $BB5_22 ; MIPS2-NEXT: srlv $11, $4, $2 ; MIPS2-NEXT: # %bb.17: # %entry ; MIPS2-NEXT: srlv $1, $5, $2 ; MIPS2-NEXT: sllv $2, $12, $9 ; MIPS2-NEXT: or $4, $2, $1 ; MIPS2-NEXT: move $5, $11 ; MIPS2-NEXT: bnez $10, $BB5_24 ; MIPS2-NEXT: addiu $2, $zero, 0 ; MIPS2-NEXT: # %bb.18: # %entry ; MIPS2-NEXT: b $BB5_23 ; MIPS2-NEXT: nop ; MIPS2-NEXT: $BB5_19: # %entry ; MIPS2-NEXT: beqz $25, $BB5_14 ; MIPS2-NEXT: move $7, $24 ; MIPS2-NEXT: $BB5_20: ; MIPS2-NEXT: or $15, $11, $10 ; MIPS2-NEXT: bnez $13, $BB5_16 ; MIPS2-NEXT: addiu $10, $zero, 63 ; MIPS2-NEXT: # %bb.21: ; MIPS2-NEXT: b $BB5_15 ; MIPS2-NEXT: nop ; MIPS2-NEXT: $BB5_22: ; MIPS2-NEXT: addiu $5, $zero, 0 ; MIPS2-NEXT: move $4, $11 ; MIPS2-NEXT: bnez $10, $BB5_24 ; MIPS2-NEXT: addiu $2, $zero, 0 ; MIPS2-NEXT: $BB5_23: # %entry ; MIPS2-NEXT: move $2, $5 ; MIPS2-NEXT: $BB5_24: # %entry ; MIPS2-NEXT: bnez $10, $BB5_26 ; MIPS2-NEXT: nop ; MIPS2-NEXT: # %bb.25: # %entry ; MIPS2-NEXT: move $3, $4 ; MIPS2-NEXT: $BB5_26: # %entry ; MIPS2-NEXT: move $4, $6 ; MIPS2-NEXT: jr $ra ; MIPS2-NEXT: move $5, $7 ; ; MIPS32-LABEL: lshr_i128: ; MIPS32: # %bb.0: # %entry ; MIPS32-NEXT: lw $9, 28($sp) ; MIPS32-NEXT: addiu $1, $zero, 64 ; MIPS32-NEXT: subu $2, $1, $9 ; MIPS32-NEXT: sllv $10, $5, $2 ; MIPS32-NEXT: andi $11, $2, 32 ; MIPS32-NEXT: move $1, $10 ; MIPS32-NEXT: movn $1, $zero, $11 ; MIPS32-NEXT: srlv $3, $7, $9 ; MIPS32-NEXT: not $12, $9 ; MIPS32-NEXT: sll $8, $6, 1 ; MIPS32-NEXT: sllv $8, $8, $12 ; MIPS32-NEXT: or $3, $8, $3 ; MIPS32-NEXT: srlv $13, $6, $9 ; MIPS32-NEXT: andi $14, $9, 32 ; MIPS32-NEXT: movn $3, $13, $14 ; MIPS32-NEXT: addiu $15, $9, -64 ; MIPS32-NEXT: or $3, $3, $1 ; MIPS32-NEXT: srlv $1, $5, $15 ; MIPS32-NEXT: sll $24, $4, 1 ; MIPS32-NEXT: not $8, $15 ; MIPS32-NEXT: sllv $8, $24, $8 ; MIPS32-NEXT: or $1, $8, $1 ; MIPS32-NEXT: srlv $8, $4, $15 ; MIPS32-NEXT: andi $15, $15, 32 ; MIPS32-NEXT: movn $1, $8, $15 ; MIPS32-NEXT: sltiu $25, $9, 64 ; MIPS32-NEXT: movn $1, $3, $25 ; MIPS32-NEXT: sllv $3, $4, $2 ; MIPS32-NEXT: not $2, $2 ; MIPS32-NEXT: srl $gp, $5, 1 ; MIPS32-NEXT: srlv $2, $gp, $2 ; MIPS32-NEXT: or $gp, $3, $2 ; MIPS32-NEXT: srlv $2, $5, $9 ; MIPS32-NEXT: sllv $3, $24, $12 ; MIPS32-NEXT: or $3, $3, $2 ; MIPS32-NEXT: srlv $2, $4, $9 ; MIPS32-NEXT: movn $3, $2, $14 ; MIPS32-NEXT: movz $1, $7, $9 ; MIPS32-NEXT: movz $3, $zero, $25 ; MIPS32-NEXT: movn $gp, $10, $11 ; MIPS32-NEXT: movn $13, $zero, $14 ; MIPS32-NEXT: or $4, $13, $gp ; MIPS32-NEXT: movn $8, $zero, $15 ; MIPS32-NEXT: movn $8, $4, $25 ; MIPS32-NEXT: movz $8, $6, $9 ; MIPS32-NEXT: movn $2, $zero, $14 ; MIPS32-NEXT: movz $2, $zero, $25 ; MIPS32-NEXT: move $4, $8 ; MIPS32-NEXT: jr $ra ; MIPS32-NEXT: move $5, $1 ; ; MIPS32R2-LABEL: lshr_i128: ; MIPS32R2: # %bb.0: # %entry ; MIPS32R2-NEXT: lw $9, 28($sp) ; MIPS32R2-NEXT: addiu $1, $zero, 64 ; MIPS32R2-NEXT: subu $2, $1, $9 ; MIPS32R2-NEXT: sllv $10, $5, $2 ; MIPS32R2-NEXT: andi $11, $2, 32 ; MIPS32R2-NEXT: move $1, $10 ; MIPS32R2-NEXT: movn $1, $zero, $11 ; MIPS32R2-NEXT: srlv $3, $7, $9 ; MIPS32R2-NEXT: not $12, $9 ; MIPS32R2-NEXT: sll $8, $6, 1 ; MIPS32R2-NEXT: sllv $8, $8, $12 ; MIPS32R2-NEXT: or $3, $8, $3 ; MIPS32R2-NEXT: srlv $13, $6, $9 ; MIPS32R2-NEXT: andi $14, $9, 32 ; MIPS32R2-NEXT: movn $3, $13, $14 ; MIPS32R2-NEXT: addiu $15, $9, -64 ; MIPS32R2-NEXT: or $3, $3, $1 ; MIPS32R2-NEXT: srlv $1, $5, $15 ; MIPS32R2-NEXT: sll $24, $4, 1 ; MIPS32R2-NEXT: not $8, $15 ; MIPS32R2-NEXT: sllv $8, $24, $8 ; MIPS32R2-NEXT: or $1, $8, $1 ; MIPS32R2-NEXT: srlv $8, $4, $15 ; MIPS32R2-NEXT: andi $15, $15, 32 ; MIPS32R2-NEXT: movn $1, $8, $15 ; MIPS32R2-NEXT: sltiu $25, $9, 64 ; MIPS32R2-NEXT: movn $1, $3, $25 ; MIPS32R2-NEXT: sllv $3, $4, $2 ; MIPS32R2-NEXT: not $2, $2 ; MIPS32R2-NEXT: srl $gp, $5, 1 ; MIPS32R2-NEXT: srlv $2, $gp, $2 ; MIPS32R2-NEXT: or $gp, $3, $2 ; MIPS32R2-NEXT: srlv $2, $5, $9 ; MIPS32R2-NEXT: sllv $3, $24, $12 ; MIPS32R2-NEXT: or $3, $3, $2 ; MIPS32R2-NEXT: srlv $2, $4, $9 ; MIPS32R2-NEXT: movn $3, $2, $14 ; MIPS32R2-NEXT: movz $1, $7, $9 ; MIPS32R2-NEXT: movz $3, $zero, $25 ; MIPS32R2-NEXT: movn $gp, $10, $11 ; MIPS32R2-NEXT: movn $13, $zero, $14 ; MIPS32R2-NEXT: or $4, $13, $gp ; MIPS32R2-NEXT: movn $8, $zero, $15 ; MIPS32R2-NEXT: movn $8, $4, $25 ; MIPS32R2-NEXT: movz $8, $6, $9 ; MIPS32R2-NEXT: movn $2, $zero, $14 ; MIPS32R2-NEXT: movz $2, $zero, $25 ; MIPS32R2-NEXT: move $4, $8 ; MIPS32R2-NEXT: jr $ra ; MIPS32R2-NEXT: move $5, $1 ; ; MIPS32R6-LABEL: lshr_i128: ; MIPS32R6: # %bb.0: # %entry ; MIPS32R6-NEXT: addiu $sp, $sp, -8 ; MIPS32R6-NEXT: .cfi_def_cfa_offset 8 ; MIPS32R6-NEXT: sw $16, 4($sp) # 4-byte Folded Spill ; MIPS32R6-NEXT: .cfi_offset 16, -4 ; MIPS32R6-NEXT: lw $1, 36($sp) ; MIPS32R6-NEXT: srlv $2, $7, $1 ; MIPS32R6-NEXT: not $3, $1 ; MIPS32R6-NEXT: sll $8, $6, 1 ; MIPS32R6-NEXT: sllv $8, $8, $3 ; MIPS32R6-NEXT: or $2, $8, $2 ; MIPS32R6-NEXT: addiu $8, $1, -64 ; MIPS32R6-NEXT: srlv $9, $5, $8 ; MIPS32R6-NEXT: sll $10, $4, 1 ; MIPS32R6-NEXT: not $11, $8 ; MIPS32R6-NEXT: sllv $11, $10, $11 ; MIPS32R6-NEXT: andi $12, $1, 32 ; MIPS32R6-NEXT: seleqz $2, $2, $12 ; MIPS32R6-NEXT: or $9, $11, $9 ; MIPS32R6-NEXT: srlv $11, $6, $1 ; MIPS32R6-NEXT: selnez $13, $11, $12 ; MIPS32R6-NEXT: addiu $14, $zero, 64 ; MIPS32R6-NEXT: subu $14, $14, $1 ; MIPS32R6-NEXT: sllv $15, $5, $14 ; MIPS32R6-NEXT: andi $24, $14, 32 ; MIPS32R6-NEXT: andi $25, $8, 32 ; MIPS32R6-NEXT: seleqz $9, $9, $25 ; MIPS32R6-NEXT: seleqz $gp, $15, $24 ; MIPS32R6-NEXT: or $2, $13, $2 ; MIPS32R6-NEXT: selnez $13, $15, $24 ; MIPS32R6-NEXT: sllv $15, $4, $14 ; MIPS32R6-NEXT: not $14, $14 ; MIPS32R6-NEXT: srl $16, $5, 1 ; MIPS32R6-NEXT: srlv $14, $16, $14 ; MIPS32R6-NEXT: or $14, $15, $14 ; MIPS32R6-NEXT: seleqz $14, $14, $24 ; MIPS32R6-NEXT: srlv $8, $4, $8 ; MIPS32R6-NEXT: or $13, $13, $14 ; MIPS32R6-NEXT: or $2, $2, $gp ; MIPS32R6-NEXT: srlv $5, $5, $1 ; MIPS32R6-NEXT: selnez $14, $8, $25 ; MIPS32R6-NEXT: sltiu $15, $1, 64 ; MIPS32R6-NEXT: selnez $2, $2, $15 ; MIPS32R6-NEXT: or $9, $14, $9 ; MIPS32R6-NEXT: sllv $3, $10, $3 ; MIPS32R6-NEXT: seleqz $10, $11, $12 ; MIPS32R6-NEXT: or $10, $10, $13 ; MIPS32R6-NEXT: or $3, $3, $5 ; MIPS32R6-NEXT: seleqz $5, $9, $15 ; MIPS32R6-NEXT: seleqz $9, $zero, $15 ; MIPS32R6-NEXT: srlv $4, $4, $1 ; MIPS32R6-NEXT: seleqz $11, $4, $12 ; MIPS32R6-NEXT: selnez $11, $11, $15 ; MIPS32R6-NEXT: seleqz $7, $7, $1 ; MIPS32R6-NEXT: or $2, $2, $5 ; MIPS32R6-NEXT: selnez $2, $2, $1 ; MIPS32R6-NEXT: or $5, $7, $2 ; MIPS32R6-NEXT: or $2, $9, $11 ; MIPS32R6-NEXT: seleqz $3, $3, $12 ; MIPS32R6-NEXT: selnez $7, $4, $12 ; MIPS32R6-NEXT: seleqz $4, $6, $1 ; MIPS32R6-NEXT: selnez $6, $10, $15 ; MIPS32R6-NEXT: seleqz $8, $8, $25 ; MIPS32R6-NEXT: seleqz $8, $8, $15 ; MIPS32R6-NEXT: or $6, $6, $8 ; MIPS32R6-NEXT: selnez $1, $6, $1 ; MIPS32R6-NEXT: or $4, $4, $1 ; MIPS32R6-NEXT: or $1, $7, $3 ; MIPS32R6-NEXT: selnez $1, $1, $15 ; MIPS32R6-NEXT: or $3, $9, $1 ; MIPS32R6-NEXT: lw $16, 4($sp) # 4-byte Folded Reload ; MIPS32R6-NEXT: jr $ra ; MIPS32R6-NEXT: addiu $sp, $sp, 8 ; ; MIPS3-LABEL: lshr_i128: ; MIPS3: # %bb.0: # %entry ; MIPS3-NEXT: sll $3, $7, 0 ; MIPS3-NEXT: dsrlv $6, $4, $7 ; MIPS3-NEXT: andi $1, $3, 64 ; MIPS3-NEXT: bnez $1, .LBB5_2 ; MIPS3-NEXT: daddiu $2, $zero, 0 ; MIPS3-NEXT: # %bb.1: # %entry ; MIPS3-NEXT: dsrlv $1, $5, $7 ; MIPS3-NEXT: dsll $2, $4, 1 ; MIPS3-NEXT: not $3, $3 ; MIPS3-NEXT: dsllv $2, $2, $3 ; MIPS3-NEXT: or $3, $2, $1 ; MIPS3-NEXT: jr $ra ; MIPS3-NEXT: move $2, $6 ; MIPS3-NEXT: .LBB5_2: ; MIPS3-NEXT: jr $ra ; MIPS3-NEXT: move $3, $6 ; ; MIPS4-LABEL: lshr_i128: ; MIPS4: # %bb.0: # %entry ; MIPS4-NEXT: dsrlv $1, $5, $7 ; MIPS4-NEXT: dsll $2, $4, 1 ; MIPS4-NEXT: sll $5, $7, 0 ; MIPS4-NEXT: not $3, $5 ; MIPS4-NEXT: dsllv $2, $2, $3 ; MIPS4-NEXT: or $3, $2, $1 ; MIPS4-NEXT: dsrlv $2, $4, $7 ; MIPS4-NEXT: andi $1, $5, 64 ; MIPS4-NEXT: movn $3, $2, $1 ; MIPS4-NEXT: jr $ra ; MIPS4-NEXT: movn $2, $zero, $1 ; ; MIPS64-LABEL: lshr_i128: ; MIPS64: # %bb.0: # %entry ; MIPS64-NEXT: dsrlv $1, $5, $7 ; MIPS64-NEXT: dsll $2, $4, 1 ; MIPS64-NEXT: sll $5, $7, 0 ; MIPS64-NEXT: not $3, $5 ; MIPS64-NEXT: dsllv $2, $2, $3 ; MIPS64-NEXT: or $3, $2, $1 ; MIPS64-NEXT: dsrlv $2, $4, $7 ; MIPS64-NEXT: andi $1, $5, 64 ; MIPS64-NEXT: movn $3, $2, $1 ; MIPS64-NEXT: jr $ra ; MIPS64-NEXT: movn $2, $zero, $1 ; ; MIPS64R2-LABEL: lshr_i128: ; MIPS64R2: # %bb.0: # %entry ; MIPS64R2-NEXT: dsrlv $1, $5, $7 ; MIPS64R2-NEXT: dsll $2, $4, 1 ; MIPS64R2-NEXT: sll $5, $7, 0 ; MIPS64R2-NEXT: not $3, $5 ; MIPS64R2-NEXT: dsllv $2, $2, $3 ; MIPS64R2-NEXT: or $3, $2, $1 ; MIPS64R2-NEXT: dsrlv $2, $4, $7 ; MIPS64R2-NEXT: andi $1, $5, 64 ; MIPS64R2-NEXT: movn $3, $2, $1 ; MIPS64R2-NEXT: jr $ra ; MIPS64R2-NEXT: movn $2, $zero, $1 ; ; MIPS64R6-LABEL: lshr_i128: ; MIPS64R6: # %bb.0: # %entry ; MIPS64R6-NEXT: dsrlv $1, $5, $7 ; MIPS64R6-NEXT: dsll $2, $4, 1 ; MIPS64R6-NEXT: sll $3, $7, 0 ; MIPS64R6-NEXT: not $5, $3 ; MIPS64R6-NEXT: dsllv $2, $2, $5 ; MIPS64R6-NEXT: or $1, $2, $1 ; MIPS64R6-NEXT: andi $2, $3, 64 ; MIPS64R6-NEXT: sll $2, $2, 0 ; MIPS64R6-NEXT: seleqz $1, $1, $2 ; MIPS64R6-NEXT: dsrlv $4, $4, $7 ; MIPS64R6-NEXT: selnez $3, $4, $2 ; MIPS64R6-NEXT: or $3, $3, $1 ; MIPS64R6-NEXT: jr $ra ; MIPS64R6-NEXT: seleqz $2, $4, $2 ; ; MMR3-LABEL: lshr_i128: ; MMR3: # %bb.0: # %entry ; MMR3-NEXT: addiusp -40 ; MMR3-NEXT: .cfi_def_cfa_offset 40 ; MMR3-NEXT: swp $16, 32($sp) ; MMR3-NEXT: .cfi_offset 17, -4 ; MMR3-NEXT: .cfi_offset 16, -8 ; MMR3-NEXT: move $8, $7 ; MMR3-NEXT: sw $6, 24($sp) # 4-byte Folded Spill ; MMR3-NEXT: sw $4, 28($sp) # 4-byte Folded Spill ; MMR3-NEXT: lw $16, 68($sp) ; MMR3-NEXT: li16 $2, 64 ; MMR3-NEXT: subu16 $7, $2, $16 ; MMR3-NEXT: sllv $9, $5, $7 ; MMR3-NEXT: move $17, $5 ; MMR3-NEXT: sw $5, 0($sp) # 4-byte Folded Spill ; MMR3-NEXT: andi16 $3, $7, 32 ; MMR3-NEXT: sw $3, 20($sp) # 4-byte Folded Spill ; MMR3-NEXT: li16 $2, 0 ; MMR3-NEXT: move $4, $9 ; MMR3-NEXT: movn $4, $2, $3 ; MMR3-NEXT: srlv $5, $8, $16 ; MMR3-NEXT: not16 $3, $16 ; MMR3-NEXT: sw $3, 16($sp) # 4-byte Folded Spill ; MMR3-NEXT: sll16 $2, $6, 1 ; MMR3-NEXT: sllv $2, $2, $3 ; MMR3-NEXT: or16 $2, $5 ; MMR3-NEXT: srlv $5, $6, $16 ; MMR3-NEXT: sw $5, 4($sp) # 4-byte Folded Spill ; MMR3-NEXT: andi16 $3, $16, 32 ; MMR3-NEXT: sw $3, 12($sp) # 4-byte Folded Spill ; MMR3-NEXT: movn $2, $5, $3 ; MMR3-NEXT: addiu $3, $16, -64 ; MMR3-NEXT: or16 $2, $4 ; MMR3-NEXT: srlv $4, $17, $3 ; MMR3-NEXT: sw $4, 8($sp) # 4-byte Folded Spill ; MMR3-NEXT: lw $4, 28($sp) # 4-byte Folded Reload ; MMR3-NEXT: sll16 $6, $4, 1 ; MMR3-NEXT: not16 $5, $3 ; MMR3-NEXT: sllv $5, $6, $5 ; MMR3-NEXT: lw $17, 8($sp) # 4-byte Folded Reload ; MMR3-NEXT: or16 $5, $17 ; MMR3-NEXT: srlv $1, $4, $3 ; MMR3-NEXT: andi16 $3, $3, 32 ; MMR3-NEXT: sw $3, 8($sp) # 4-byte Folded Spill ; MMR3-NEXT: movn $5, $1, $3 ; MMR3-NEXT: sltiu $10, $16, 64 ; MMR3-NEXT: movn $5, $2, $10 ; MMR3-NEXT: sllv $2, $4, $7 ; MMR3-NEXT: not16 $3, $7 ; MMR3-NEXT: lw $7, 0($sp) # 4-byte Folded Reload ; MMR3-NEXT: srl16 $4, $7, 1 ; MMR3-NEXT: srlv $4, $4, $3 ; MMR3-NEXT: or16 $4, $2 ; MMR3-NEXT: srlv $2, $7, $16 ; MMR3-NEXT: lw $3, 16($sp) # 4-byte Folded Reload ; MMR3-NEXT: sllv $3, $6, $3 ; MMR3-NEXT: or16 $3, $2 ; MMR3-NEXT: lw $2, 28($sp) # 4-byte Folded Reload ; MMR3-NEXT: srlv $2, $2, $16 ; MMR3-NEXT: lw $17, 12($sp) # 4-byte Folded Reload ; MMR3-NEXT: movn $3, $2, $17 ; MMR3-NEXT: movz $5, $8, $16 ; MMR3-NEXT: li16 $6, 0 ; MMR3-NEXT: movz $3, $6, $10 ; MMR3-NEXT: lw $7, 20($sp) # 4-byte Folded Reload ; MMR3-NEXT: movn $4, $9, $7 ; MMR3-NEXT: lw $6, 4($sp) # 4-byte Folded Reload ; MMR3-NEXT: li16 $7, 0 ; MMR3-NEXT: movn $6, $7, $17 ; MMR3-NEXT: or16 $6, $4 ; MMR3-NEXT: lw $4, 8($sp) # 4-byte Folded Reload ; MMR3-NEXT: movn $1, $7, $4 ; MMR3-NEXT: li16 $7, 0 ; MMR3-NEXT: movn $1, $6, $10 ; MMR3-NEXT: lw $4, 24($sp) # 4-byte Folded Reload ; MMR3-NEXT: movz $1, $4, $16 ; MMR3-NEXT: movn $2, $7, $17 ; MMR3-NEXT: li16 $4, 0 ; MMR3-NEXT: movz $2, $4, $10 ; MMR3-NEXT: move $4, $1 ; MMR3-NEXT: lwp $16, 32($sp) ; MMR3-NEXT: addiusp 40 ; MMR3-NEXT: jrc $ra ; ; MMR6-LABEL: lshr_i128: ; MMR6: # %bb.0: # %entry ; MMR6-NEXT: addiu $sp, $sp, -32 ; MMR6-NEXT: .cfi_def_cfa_offset 32 ; MMR6-NEXT: sw $17, 28($sp) # 4-byte Folded Spill ; MMR6-NEXT: sw $16, 24($sp) # 4-byte Folded Spill ; MMR6-NEXT: .cfi_offset 17, -4 ; MMR6-NEXT: .cfi_offset 16, -8 ; MMR6-NEXT: move $1, $7 ; MMR6-NEXT: move $7, $5 ; MMR6-NEXT: lw $3, 60($sp) ; MMR6-NEXT: srlv $2, $1, $3 ; MMR6-NEXT: not16 $5, $3 ; MMR6-NEXT: sw $5, 12($sp) # 4-byte Folded Spill ; MMR6-NEXT: move $17, $6 ; MMR6-NEXT: sw $6, 16($sp) # 4-byte Folded Spill ; MMR6-NEXT: sll16 $6, $6, 1 ; MMR6-NEXT: sllv $6, $6, $5 ; MMR6-NEXT: or $8, $6, $2 ; MMR6-NEXT: addiu $5, $3, -64 ; MMR6-NEXT: srlv $9, $7, $5 ; MMR6-NEXT: move $6, $4 ; MMR6-NEXT: sll16 $2, $4, 1 ; MMR6-NEXT: sw $2, 8($sp) # 4-byte Folded Spill ; MMR6-NEXT: not16 $16, $5 ; MMR6-NEXT: sllv $10, $2, $16 ; MMR6-NEXT: andi16 $16, $3, 32 ; MMR6-NEXT: seleqz $8, $8, $16 ; MMR6-NEXT: or $9, $10, $9 ; MMR6-NEXT: srlv $10, $17, $3 ; MMR6-NEXT: selnez $11, $10, $16 ; MMR6-NEXT: li16 $17, 64 ; MMR6-NEXT: subu16 $2, $17, $3 ; MMR6-NEXT: sllv $12, $7, $2 ; MMR6-NEXT: move $17, $7 ; MMR6-NEXT: andi16 $4, $2, 32 ; MMR6-NEXT: andi16 $7, $5, 32 ; MMR6-NEXT: sw $7, 20($sp) # 4-byte Folded Spill ; MMR6-NEXT: seleqz $9, $9, $7 ; MMR6-NEXT: seleqz $13, $12, $4 ; MMR6-NEXT: or $8, $11, $8 ; MMR6-NEXT: selnez $11, $12, $4 ; MMR6-NEXT: sllv $12, $6, $2 ; MMR6-NEXT: move $7, $6 ; MMR6-NEXT: sw $6, 4($sp) # 4-byte Folded Spill ; MMR6-NEXT: not16 $2, $2 ; MMR6-NEXT: srl16 $6, $17, 1 ; MMR6-NEXT: srlv $2, $6, $2 ; MMR6-NEXT: or $2, $12, $2 ; MMR6-NEXT: seleqz $2, $2, $4 ; MMR6-NEXT: srlv $4, $7, $5 ; MMR6-NEXT: or $11, $11, $2 ; MMR6-NEXT: or $5, $8, $13 ; MMR6-NEXT: srlv $6, $17, $3 ; MMR6-NEXT: lw $2, 20($sp) # 4-byte Folded Reload ; MMR6-NEXT: selnez $7, $4, $2 ; MMR6-NEXT: sltiu $8, $3, 64 ; MMR6-NEXT: selnez $12, $5, $8 ; MMR6-NEXT: or $7, $7, $9 ; MMR6-NEXT: lw $5, 12($sp) # 4-byte Folded Reload ; MMR6-NEXT: lw $2, 8($sp) # 4-byte Folded Reload ; MMR6-NEXT: sllv $9, $2, $5 ; MMR6-NEXT: seleqz $10, $10, $16 ; MMR6-NEXT: li16 $5, 0 ; MMR6-NEXT: or $10, $10, $11 ; MMR6-NEXT: or $6, $9, $6 ; MMR6-NEXT: seleqz $2, $7, $8 ; MMR6-NEXT: seleqz $7, $5, $8 ; MMR6-NEXT: lw $5, 4($sp) # 4-byte Folded Reload ; MMR6-NEXT: srlv $9, $5, $3 ; MMR6-NEXT: seleqz $11, $9, $16 ; MMR6-NEXT: selnez $11, $11, $8 ; MMR6-NEXT: seleqz $1, $1, $3 ; MMR6-NEXT: or $2, $12, $2 ; MMR6-NEXT: selnez $2, $2, $3 ; MMR6-NEXT: or $5, $1, $2 ; MMR6-NEXT: or $2, $7, $11 ; MMR6-NEXT: seleqz $1, $6, $16 ; MMR6-NEXT: selnez $6, $9, $16 ; MMR6-NEXT: lw $16, 16($sp) # 4-byte Folded Reload ; MMR6-NEXT: seleqz $9, $16, $3 ; MMR6-NEXT: selnez $10, $10, $8 ; MMR6-NEXT: lw $16, 20($sp) # 4-byte Folded Reload ; MMR6-NEXT: seleqz $4, $4, $16 ; MMR6-NEXT: seleqz $4, $4, $8 ; MMR6-NEXT: or $4, $10, $4 ; MMR6-NEXT: selnez $3, $4, $3 ; MMR6-NEXT: or $4, $9, $3 ; MMR6-NEXT: or $1, $6, $1 ; MMR6-NEXT: selnez $1, $1, $8 ; MMR6-NEXT: or $3, $7, $1 ; MMR6-NEXT: lw $16, 24($sp) # 4-byte Folded Reload ; MMR6-NEXT: lw $17, 28($sp) # 4-byte Folded Reload ; MMR6-NEXT: addiu $sp, $sp, 32 ; MMR6-NEXT: jrc $ra entry: ; o32 shouldn't use TImode helpers. ; GP32-NOT: lw $25, %call16(__lshrti3)($gp) ; MM-NOT: lw $25, %call16(__lshrti3)($2) %r = lshr i128 %a, %b ret i128 %r }