#include "AMDGPU.h"
#include "GCNSubtarget.h"
#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
#include "llvm/ADT/Statistic.h"
#include "llvm/CodeGen/MachineFunctionPass.h"
#include <queue>
#define DEBUG_TYPE "si-mode-register"
STATISTIC(NumSetregInserted, "Number of setreg of mode register inserted.");
using namespace llvm;
struct Status {
unsigned Mask;
unsigned Mode;
Status() : Mask(0), Mode(0){};
Status(unsigned NewMask, unsigned NewMode) : Mask(NewMask), Mode(NewMode) {
Mode &= Mask;
};
Status merge(const Status &S) const {
return Status((Mask | S.Mask), ((Mode & ~S.Mask) | (S.Mode & S.Mask)));
}
Status mergeUnknown(unsigned newMask) {
return Status(Mask & ~newMask, Mode & ~newMask);
}
Status intersect(const Status &S) const {
unsigned NewMask = (Mask & S.Mask) & (Mode ^ ~S.Mode);
unsigned NewMode = (Mode & NewMask);
return Status(NewMask, NewMode);
}
Status delta(const Status &S) const {
return Status((S.Mask & (Mode ^ S.Mode)) | (~Mask & S.Mask), S.Mode);
}
bool operator==(const Status &S) const {
return (Mask == S.Mask) && (Mode == S.Mode);
}
bool operator!=(const Status &S) const { return !(*this == S); }
bool isCompatible(Status &S) {
return ((Mask & S.Mask) == S.Mask) && ((Mode & S.Mask) == S.Mode);
}
bool isCombinable(Status &S) { return !(Mask & S.Mask) || isCompatible(S); }
};
class BlockData {
public:
Status Require;
Status Change;
Status Exit;
Status Pred;
MachineInstr *FirstInsertionPoint;
bool ExitSet;
BlockData() : FirstInsertionPoint(nullptr), ExitSet(false){};
};
namespace {
class SIModeRegister : public MachineFunctionPass {
public:
static char ID;
std::vector<std::unique_ptr<BlockData>> BlockInfo;
std::queue<MachineBasicBlock *> Phase2List;
unsigned DefaultMode = FP_ROUND_ROUND_TO_NEAREST;
Status DefaultStatus =
Status(FP_ROUND_MODE_DP(0x3), FP_ROUND_MODE_DP(DefaultMode));
bool Changed = false;
public:
SIModeRegister() : MachineFunctionPass(ID) {}
bool runOnMachineFunction(MachineFunction &MF) override;
void getAnalysisUsage(AnalysisUsage &AU) const override {
AU.setPreservesCFG();
MachineFunctionPass::getAnalysisUsage(AU);
}
void processBlockPhase1(MachineBasicBlock &MBB, const SIInstrInfo *TII);
void processBlockPhase2(MachineBasicBlock &MBB, const SIInstrInfo *TII);
void processBlockPhase3(MachineBasicBlock &MBB, const SIInstrInfo *TII);
Status getInstructionMode(MachineInstr &MI, const SIInstrInfo *TII);
void insertSetreg(MachineBasicBlock &MBB, MachineInstr *I,
const SIInstrInfo *TII, Status InstrMode);
};
}
INITIALIZE_PASS(SIModeRegister, DEBUG_TYPE,
"Insert required mode register values", false, false)
char SIModeRegister::ID = 0;
char &llvm::SIModeRegisterID = SIModeRegister::ID;
FunctionPass *llvm::createSIModeRegisterPass() { return new SIModeRegister(); }
Status SIModeRegister::getInstructionMode(MachineInstr &MI,
const SIInstrInfo *TII) {
if (TII->usesFPDPRounding(MI) ||
MI.getOpcode() == AMDGPU::FPTRUNC_UPWARD_PSEUDO ||
MI.getOpcode() == AMDGPU::FPTRUNC_DOWNWARD_PSEUDO) {
switch (MI.getOpcode()) {
case AMDGPU::V_INTERP_P1LL_F16:
case AMDGPU::V_INTERP_P1LV_F16:
case AMDGPU::V_INTERP_P2_F16:
return Status(FP_ROUND_MODE_DP(3),
FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_ZERO));
case AMDGPU::FPTRUNC_UPWARD_PSEUDO: {
MI.setDesc(TII->get(AMDGPU::V_CVT_F16_F32_e32));
return Status(FP_ROUND_MODE_DP(3),
FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_INF));
}
case AMDGPU::FPTRUNC_DOWNWARD_PSEUDO: {
MI.setDesc(TII->get(AMDGPU::V_CVT_F16_F32_e32));
return Status(FP_ROUND_MODE_DP(3),
FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEGINF));
}
default:
return DefaultStatus;
}
}
return Status();
}
void SIModeRegister::insertSetreg(MachineBasicBlock &MBB, MachineInstr *MI,
const SIInstrInfo *TII, Status InstrMode) {
while (InstrMode.Mask) {
unsigned Offset = countTrailingZeros<unsigned>(InstrMode.Mask);
unsigned Width = countTrailingOnes<unsigned>(InstrMode.Mask >> Offset);
unsigned Value = (InstrMode.Mode >> Offset) & ((1 << Width) - 1);
BuildMI(MBB, MI, nullptr, TII->get(AMDGPU::S_SETREG_IMM32_B32))
.addImm(Value)
.addImm(((Width - 1) << AMDGPU::Hwreg::WIDTH_M1_SHIFT_) |
(Offset << AMDGPU::Hwreg::OFFSET_SHIFT_) |
(AMDGPU::Hwreg::ID_MODE << AMDGPU::Hwreg::ID_SHIFT_));
++NumSetregInserted;
Changed = true;
InstrMode.Mask &= ~(((1 << Width) - 1) << Offset);
}
}
void SIModeRegister::processBlockPhase1(MachineBasicBlock &MBB,
const SIInstrInfo *TII) {
auto NewInfo = std::make_unique<BlockData>();
MachineInstr *InsertionPoint = nullptr;
bool RequirePending = true;
Status IPChange;
for (MachineInstr &MI : MBB) {
Status InstrMode = getInstructionMode(MI, TII);
if (MI.getOpcode() == AMDGPU::S_SETREG_B32 ||
MI.getOpcode() == AMDGPU::S_SETREG_B32_mode ||
MI.getOpcode() == AMDGPU::S_SETREG_IMM32_B32 ||
MI.getOpcode() == AMDGPU::S_SETREG_IMM32_B32_mode) {
unsigned Dst = TII->getNamedOperand(MI, AMDGPU::OpName::simm16)->getImm();
if (((Dst & AMDGPU::Hwreg::ID_MASK_) >> AMDGPU::Hwreg::ID_SHIFT_) !=
AMDGPU::Hwreg::ID_MODE)
continue;
unsigned Width = ((Dst & AMDGPU::Hwreg::WIDTH_M1_MASK_) >>
AMDGPU::Hwreg::WIDTH_M1_SHIFT_) +
1;
unsigned Offset =
(Dst & AMDGPU::Hwreg::OFFSET_MASK_) >> AMDGPU::Hwreg::OFFSET_SHIFT_;
unsigned Mask = ((1 << Width) - 1) << Offset;
if (InsertionPoint) {
insertSetreg(MBB, InsertionPoint, TII, IPChange.delta(NewInfo->Change));
InsertionPoint = nullptr;
}
if (MI.getOpcode() == AMDGPU::S_SETREG_IMM32_B32 ||
MI.getOpcode() == AMDGPU::S_SETREG_IMM32_B32_mode) {
unsigned Val = TII->getNamedOperand(MI, AMDGPU::OpName::imm)->getImm();
unsigned Mode = (Val << Offset) & Mask;
Status Setreg = Status(Mask, Mode);
RequirePending = false;
NewInfo->Change = NewInfo->Change.merge(Setreg);
} else {
NewInfo->Change = NewInfo->Change.mergeUnknown(Mask);
}
} else if (!NewInfo->Change.isCompatible(InstrMode)) {
if (InsertionPoint) {
if (!IPChange.delta(NewInfo->Change).isCombinable(InstrMode)) {
if (RequirePending) {
NewInfo->FirstInsertionPoint = InsertionPoint;
NewInfo->Require = NewInfo->Change;
RequirePending = false;
} else {
insertSetreg(MBB, InsertionPoint, TII,
IPChange.delta(NewInfo->Change));
IPChange = NewInfo->Change;
}
InsertionPoint = &MI;
}
NewInfo->Change = NewInfo->Change.merge(InstrMode);
} else {
InsertionPoint = &MI;
IPChange = NewInfo->Change;
NewInfo->Change = NewInfo->Change.merge(InstrMode);
}
}
}
if (RequirePending) {
NewInfo->FirstInsertionPoint = InsertionPoint;
NewInfo->Require = NewInfo->Change;
} else if (InsertionPoint) {
insertSetreg(MBB, InsertionPoint, TII, IPChange.delta(NewInfo->Change));
}
NewInfo->Exit = NewInfo->Change;
BlockInfo[MBB.getNumber()] = std::move(NewInfo);
}
void SIModeRegister::processBlockPhase2(MachineBasicBlock &MBB,
const SIInstrInfo *TII) {
bool RevisitRequired = false;
bool ExitSet = false;
unsigned ThisBlock = MBB.getNumber();
if (MBB.pred_empty()) {
BlockInfo[ThisBlock]->Pred = DefaultStatus;
ExitSet = true;
} else {
MachineBasicBlock::pred_iterator P = MBB.pred_begin(), E = MBB.pred_end();
MachineBasicBlock &PB = *(*P);
unsigned PredBlock = PB.getNumber();
if ((ThisBlock == PredBlock) && (std::next(P) == E)) {
BlockInfo[ThisBlock]->Pred = DefaultStatus;
ExitSet = true;
} else if (BlockInfo[PredBlock]->ExitSet) {
BlockInfo[ThisBlock]->Pred = BlockInfo[PredBlock]->Exit;
ExitSet = true;
} else if (PredBlock != ThisBlock)
RevisitRequired = true;
for (P = std::next(P); P != E; P = std::next(P)) {
MachineBasicBlock *Pred = *P;
unsigned PredBlock = Pred->getNumber();
if (BlockInfo[PredBlock]->ExitSet) {
if (BlockInfo[ThisBlock]->ExitSet) {
BlockInfo[ThisBlock]->Pred =
BlockInfo[ThisBlock]->Pred.intersect(BlockInfo[PredBlock]->Exit);
} else {
BlockInfo[ThisBlock]->Pred = BlockInfo[PredBlock]->Exit;
}
ExitSet = true;
} else if (PredBlock != ThisBlock)
RevisitRequired = true;
}
}
Status TmpStatus =
BlockInfo[ThisBlock]->Pred.merge(BlockInfo[ThisBlock]->Change);
if (BlockInfo[ThisBlock]->Exit != TmpStatus) {
BlockInfo[ThisBlock]->Exit = TmpStatus;
for (MachineBasicBlock *Succ : MBB.successors())
Phase2List.push(Succ);
}
BlockInfo[ThisBlock]->ExitSet = ExitSet;
if (RevisitRequired)
Phase2List.push(&MBB);
}
void SIModeRegister::processBlockPhase3(MachineBasicBlock &MBB,
const SIInstrInfo *TII) {
unsigned ThisBlock = MBB.getNumber();
if (!BlockInfo[ThisBlock]->Pred.isCompatible(BlockInfo[ThisBlock]->Require)) {
Status Delta =
BlockInfo[ThisBlock]->Pred.delta(BlockInfo[ThisBlock]->Require);
if (BlockInfo[ThisBlock]->FirstInsertionPoint)
insertSetreg(MBB, BlockInfo[ThisBlock]->FirstInsertionPoint, TII, Delta);
else
insertSetreg(MBB, &MBB.instr_front(), TII, Delta);
}
}
bool SIModeRegister::runOnMachineFunction(MachineFunction &MF) {
BlockInfo.resize(MF.getNumBlockIDs());
const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
const SIInstrInfo *TII = ST.getInstrInfo();
for (MachineBasicBlock &BB : MF)
processBlockPhase1(BB, TII);
for (MachineBasicBlock &BB : MF)
Phase2List.push(&BB);
while (!Phase2List.empty()) {
processBlockPhase2(*Phase2List.front(), TII);
Phase2List.pop();
}
for (MachineBasicBlock &BB : MF)
processBlockPhase3(BB, TII);
BlockInfo.clear();
return Changed;
}