; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv64 -mattr=+v -verify-machineinstrs \ ; RUN: < %s | FileCheck %s declare <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i8( <vscale x 1 x i8>, <vscale x 1 x i8>, i64); define <vscale x 1 x i1> @intrinsic_vmsne_vv_nxv1i8_nxv1i8(<vscale x 1 x i8> %0, <vscale x 1 x i8> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv1i8_nxv1i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v9 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i8( <vscale x 1 x i8> %0, <vscale x 1 x i8> %1, i64 %2) ret <vscale x 1 x i1> %a } declare <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i8( <vscale x 1 x i1>, <vscale x 1 x i8>, <vscale x 1 x i8>, <vscale x 1 x i1>, i64); define <vscale x 1 x i1> @intrinsic_vmsne_mask_vv_nxv1i8_nxv1i8(<vscale x 1 x i1> %0, <vscale x 1 x i8> %1, <vscale x 1 x i8> %2, <vscale x 1 x i8> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv1i8_nxv1i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu ; CHECK-NEXT: vmsne.vv v8, v8, v9 ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vmv1r.v v0, v8 ; CHECK-NEXT: vmsne.vv v11, v9, v10, v0.t ; CHECK-NEXT: vmv1r.v v0, v11 ; CHECK-NEXT: ret entry: %mask = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i8( <vscale x 1 x i8> %1, <vscale x 1 x i8> %2, i64 %4) %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i8( <vscale x 1 x i1> %0, <vscale x 1 x i8> %2, <vscale x 1 x i8> %3, <vscale x 1 x i1> %mask, i64 %4) ret <vscale x 1 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i8( <vscale x 2 x i8>, <vscale x 2 x i8>, i64); define <vscale x 2 x i1> @intrinsic_vmsne_vv_nxv2i8_nxv2i8(<vscale x 2 x i8> %0, <vscale x 2 x i8> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv2i8_nxv2i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v9 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i8( <vscale x 2 x i8> %0, <vscale x 2 x i8> %1, i64 %2) ret <vscale x 2 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i8( <vscale x 2 x i1>, <vscale x 2 x i8>, <vscale x 2 x i8>, <vscale x 2 x i1>, i64); define <vscale x 2 x i1> @intrinsic_vmsne_mask_vv_nxv2i8_nxv2i8(<vscale x 2 x i1> %0, <vscale x 2 x i8> %1, <vscale x 2 x i8> %2, <vscale x 2 x i8> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv2i8_nxv2i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, mu ; CHECK-NEXT: vmsne.vv v8, v8, v9 ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vmv1r.v v0, v8 ; CHECK-NEXT: vmsne.vv v11, v9, v10, v0.t ; CHECK-NEXT: vmv1r.v v0, v11 ; CHECK-NEXT: ret entry: %mask = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i8( <vscale x 2 x i8> %1, <vscale x 2 x i8> %2, i64 %4) %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i8( <vscale x 2 x i1> %0, <vscale x 2 x i8> %2, <vscale x 2 x i8> %3, <vscale x 2 x i1> %mask, i64 %4) ret <vscale x 2 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i8( <vscale x 4 x i8>, <vscale x 4 x i8>, i64); define <vscale x 4 x i1> @intrinsic_vmsne_vv_nxv4i8_nxv4i8(<vscale x 4 x i8> %0, <vscale x 4 x i8> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv4i8_nxv4i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v9 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i8( <vscale x 4 x i8> %0, <vscale x 4 x i8> %1, i64 %2) ret <vscale x 4 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i8( <vscale x 4 x i1>, <vscale x 4 x i8>, <vscale x 4 x i8>, <vscale x 4 x i1>, i64); define <vscale x 4 x i1> @intrinsic_vmsne_mask_vv_nxv4i8_nxv4i8(<vscale x 4 x i1> %0, <vscale x 4 x i8> %1, <vscale x 4 x i8> %2, <vscale x 4 x i8> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv4i8_nxv4i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, mu ; CHECK-NEXT: vmsne.vv v8, v8, v9 ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vmv1r.v v0, v8 ; CHECK-NEXT: vmsne.vv v11, v9, v10, v0.t ; CHECK-NEXT: vmv1r.v v0, v11 ; CHECK-NEXT: ret entry: %mask = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i8( <vscale x 4 x i8> %1, <vscale x 4 x i8> %2, i64 %4) %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i8( <vscale x 4 x i1> %0, <vscale x 4 x i8> %2, <vscale x 4 x i8> %3, <vscale x 4 x i1> %mask, i64 %4) ret <vscale x 4 x i1> %a } declare <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i8( <vscale x 8 x i8>, <vscale x 8 x i8>, i64); define <vscale x 8 x i1> @intrinsic_vmsne_vv_nxv8i8_nxv8i8(<vscale x 8 x i8> %0, <vscale x 8 x i8> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv8i8_nxv8i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v9 ; CHECK-NEXT: ret entry: %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i8( <vscale x 8 x i8> %0, <vscale x 8 x i8> %1, i64 %2) ret <vscale x 8 x i1> %a } declare <vscale x 8 x i1> @llvm.riscv.vmsne.mask.nxv8i8( <vscale x 8 x i1>, <vscale x 8 x i8>, <vscale x 8 x i8>, <vscale x 8 x i1>, i64); define <vscale x 8 x i1> @intrinsic_vmsne_mask_vv_nxv8i8_nxv8i8(<vscale x 8 x i1> %0, <vscale x 8 x i8> %1, <vscale x 8 x i8> %2, <vscale x 8 x i8> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv8i8_nxv8i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, mu ; CHECK-NEXT: vmsne.vv v8, v8, v9 ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vmv.v.v v0, v8 ; CHECK-NEXT: vmsne.vv v11, v9, v10, v0.t ; CHECK-NEXT: vmv.v.v v0, v11 ; CHECK-NEXT: ret entry: %mask = call <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i8( <vscale x 8 x i8> %1, <vscale x 8 x i8> %2, i64 %4) %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.mask.nxv8i8( <vscale x 8 x i1> %0, <vscale x 8 x i8> %2, <vscale x 8 x i8> %3, <vscale x 8 x i1> %mask, i64 %4) ret <vscale x 8 x i1> %a } declare <vscale x 16 x i1> @llvm.riscv.vmsne.nxv16i8( <vscale x 16 x i8>, <vscale x 16 x i8>, i64); define <vscale x 16 x i1> @intrinsic_vmsne_vv_nxv16i8_nxv16i8(<vscale x 16 x i8> %0, <vscale x 16 x i8> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv16i8_nxv16i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 16 x i1> @llvm.riscv.vmsne.nxv16i8( <vscale x 16 x i8> %0, <vscale x 16 x i8> %1, i64 %2) ret <vscale x 16 x i1> %a } declare <vscale x 16 x i1> @llvm.riscv.vmsne.mask.nxv16i8( <vscale x 16 x i1>, <vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i1>, i64); define <vscale x 16 x i1> @intrinsic_vmsne_mask_vv_nxv16i8_nxv16i8(<vscale x 16 x i1> %0, <vscale x 16 x i8> %1, <vscale x 16 x i8> %2, <vscale x 16 x i8> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv16i8_nxv16i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, mu ; CHECK-NEXT: vmsne.vv v14, v8, v10 ; CHECK-NEXT: vmv1r.v v8, v0 ; CHECK-NEXT: vmv1r.v v0, v14 ; CHECK-NEXT: vmsne.vv v8, v10, v12, v0.t ; CHECK-NEXT: vmv1r.v v0, v8 ; CHECK-NEXT: ret entry: %mask = call <vscale x 16 x i1> @llvm.riscv.vmsne.nxv16i8( <vscale x 16 x i8> %1, <vscale x 16 x i8> %2, i64 %4) %a = call <vscale x 16 x i1> @llvm.riscv.vmsne.mask.nxv16i8( <vscale x 16 x i1> %0, <vscale x 16 x i8> %2, <vscale x 16 x i8> %3, <vscale x 16 x i1> %mask, i64 %4) ret <vscale x 16 x i1> %a } declare <vscale x 32 x i1> @llvm.riscv.vmsne.nxv32i8( <vscale x 32 x i8>, <vscale x 32 x i8>, i64); define <vscale x 32 x i1> @intrinsic_vmsne_vv_nxv32i8_nxv32i8(<vscale x 32 x i8> %0, <vscale x 32 x i8> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv32i8_nxv32i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v12 ; CHECK-NEXT: ret entry: %a = call <vscale x 32 x i1> @llvm.riscv.vmsne.nxv32i8( <vscale x 32 x i8> %0, <vscale x 32 x i8> %1, i64 %2) ret <vscale x 32 x i1> %a } declare <vscale x 32 x i1> @llvm.riscv.vmsne.mask.nxv32i8( <vscale x 32 x i1>, <vscale x 32 x i8>, <vscale x 32 x i8>, <vscale x 32 x i1>, i64); define <vscale x 32 x i1> @intrinsic_vmsne_mask_vv_nxv32i8_nxv32i8(<vscale x 32 x i1> %0, <vscale x 32 x i8> %1, <vscale x 32 x i8> %2, <vscale x 32 x i8> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv32i8_nxv32i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, mu ; CHECK-NEXT: vmsne.vv v20, v8, v12 ; CHECK-NEXT: vmv1r.v v8, v0 ; CHECK-NEXT: vmv1r.v v0, v20 ; CHECK-NEXT: vmsne.vv v8, v12, v16, v0.t ; CHECK-NEXT: vmv1r.v v0, v8 ; CHECK-NEXT: ret entry: %mask = call <vscale x 32 x i1> @llvm.riscv.vmsne.nxv32i8( <vscale x 32 x i8> %1, <vscale x 32 x i8> %2, i64 %4) %a = call <vscale x 32 x i1> @llvm.riscv.vmsne.mask.nxv32i8( <vscale x 32 x i1> %0, <vscale x 32 x i8> %2, <vscale x 32 x i8> %3, <vscale x 32 x i1> %mask, i64 %4) ret <vscale x 32 x i1> %a } declare <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i16( <vscale x 1 x i16>, <vscale x 1 x i16>, i64); define <vscale x 1 x i1> @intrinsic_vmsne_vv_nxv1i16_nxv1i16(<vscale x 1 x i16> %0, <vscale x 1 x i16> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv1i16_nxv1i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v9 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i16( <vscale x 1 x i16> %0, <vscale x 1 x i16> %1, i64 %2) ret <vscale x 1 x i1> %a } declare <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i16( <vscale x 1 x i1>, <vscale x 1 x i16>, <vscale x 1 x i16>, <vscale x 1 x i1>, i64); define <vscale x 1 x i1> @intrinsic_vmsne_mask_vv_nxv1i16_nxv1i16(<vscale x 1 x i1> %0, <vscale x 1 x i16> %1, <vscale x 1 x i16> %2, <vscale x 1 x i16> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv1i16_nxv1i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu ; CHECK-NEXT: vmsne.vv v8, v8, v9 ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vmv1r.v v0, v8 ; CHECK-NEXT: vmsne.vv v11, v9, v10, v0.t ; CHECK-NEXT: vmv1r.v v0, v11 ; CHECK-NEXT: ret entry: %mask = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i16( <vscale x 1 x i16> %1, <vscale x 1 x i16> %2, i64 %4) %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i16( <vscale x 1 x i1> %0, <vscale x 1 x i16> %2, <vscale x 1 x i16> %3, <vscale x 1 x i1> %mask, i64 %4) ret <vscale x 1 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i16( <vscale x 2 x i16>, <vscale x 2 x i16>, i64); define <vscale x 2 x i1> @intrinsic_vmsne_vv_nxv2i16_nxv2i16(<vscale x 2 x i16> %0, <vscale x 2 x i16> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv2i16_nxv2i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v9 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i16( <vscale x 2 x i16> %0, <vscale x 2 x i16> %1, i64 %2) ret <vscale x 2 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i16( <vscale x 2 x i1>, <vscale x 2 x i16>, <vscale x 2 x i16>, <vscale x 2 x i1>, i64); define <vscale x 2 x i1> @intrinsic_vmsne_mask_vv_nxv2i16_nxv2i16(<vscale x 2 x i1> %0, <vscale x 2 x i16> %1, <vscale x 2 x i16> %2, <vscale x 2 x i16> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv2i16_nxv2i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu ; CHECK-NEXT: vmsne.vv v8, v8, v9 ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vmv1r.v v0, v8 ; CHECK-NEXT: vmsne.vv v11, v9, v10, v0.t ; CHECK-NEXT: vmv1r.v v0, v11 ; CHECK-NEXT: ret entry: %mask = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i16( <vscale x 2 x i16> %1, <vscale x 2 x i16> %2, i64 %4) %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i16( <vscale x 2 x i1> %0, <vscale x 2 x i16> %2, <vscale x 2 x i16> %3, <vscale x 2 x i1> %mask, i64 %4) ret <vscale x 2 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i16( <vscale x 4 x i16>, <vscale x 4 x i16>, i64); define <vscale x 4 x i1> @intrinsic_vmsne_vv_nxv4i16_nxv4i16(<vscale x 4 x i16> %0, <vscale x 4 x i16> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv4i16_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v9 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i16( <vscale x 4 x i16> %0, <vscale x 4 x i16> %1, i64 %2) ret <vscale x 4 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i16( <vscale x 4 x i1>, <vscale x 4 x i16>, <vscale x 4 x i16>, <vscale x 4 x i1>, i64); define <vscale x 4 x i1> @intrinsic_vmsne_mask_vv_nxv4i16_nxv4i16(<vscale x 4 x i1> %0, <vscale x 4 x i16> %1, <vscale x 4 x i16> %2, <vscale x 4 x i16> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv4i16_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu ; CHECK-NEXT: vmsne.vv v8, v8, v9 ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vmv.v.v v0, v8 ; CHECK-NEXT: vmsne.vv v11, v9, v10, v0.t ; CHECK-NEXT: vmv.v.v v0, v11 ; CHECK-NEXT: ret entry: %mask = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i16( <vscale x 4 x i16> %1, <vscale x 4 x i16> %2, i64 %4) %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i16( <vscale x 4 x i1> %0, <vscale x 4 x i16> %2, <vscale x 4 x i16> %3, <vscale x 4 x i1> %mask, i64 %4) ret <vscale x 4 x i1> %a } declare <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i16( <vscale x 8 x i16>, <vscale x 8 x i16>, i64); define <vscale x 8 x i1> @intrinsic_vmsne_vv_nxv8i16_nxv8i16(<vscale x 8 x i16> %0, <vscale x 8 x i16> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv8i16_nxv8i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i16( <vscale x 8 x i16> %0, <vscale x 8 x i16> %1, i64 %2) ret <vscale x 8 x i1> %a } declare <vscale x 8 x i1> @llvm.riscv.vmsne.mask.nxv8i16( <vscale x 8 x i1>, <vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i1>, i64); define <vscale x 8 x i1> @intrinsic_vmsne_mask_vv_nxv8i16_nxv8i16(<vscale x 8 x i1> %0, <vscale x 8 x i16> %1, <vscale x 8 x i16> %2, <vscale x 8 x i16> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv8i16_nxv8i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu ; CHECK-NEXT: vmsne.vv v14, v8, v10 ; CHECK-NEXT: vmv1r.v v8, v0 ; CHECK-NEXT: vmv1r.v v0, v14 ; CHECK-NEXT: vmsne.vv v8, v10, v12, v0.t ; CHECK-NEXT: vmv1r.v v0, v8 ; CHECK-NEXT: ret entry: %mask = call <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i16( <vscale x 8 x i16> %1, <vscale x 8 x i16> %2, i64 %4) %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.mask.nxv8i16( <vscale x 8 x i1> %0, <vscale x 8 x i16> %2, <vscale x 8 x i16> %3, <vscale x 8 x i1> %mask, i64 %4) ret <vscale x 8 x i1> %a } declare <vscale x 16 x i1> @llvm.riscv.vmsne.nxv16i16( <vscale x 16 x i16>, <vscale x 16 x i16>, i64); define <vscale x 16 x i1> @intrinsic_vmsne_vv_nxv16i16_nxv16i16(<vscale x 16 x i16> %0, <vscale x 16 x i16> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv16i16_nxv16i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v12 ; CHECK-NEXT: ret entry: %a = call <vscale x 16 x i1> @llvm.riscv.vmsne.nxv16i16( <vscale x 16 x i16> %0, <vscale x 16 x i16> %1, i64 %2) ret <vscale x 16 x i1> %a } declare <vscale x 16 x i1> @llvm.riscv.vmsne.mask.nxv16i16( <vscale x 16 x i1>, <vscale x 16 x i16>, <vscale x 16 x i16>, <vscale x 16 x i1>, i64); define <vscale x 16 x i1> @intrinsic_vmsne_mask_vv_nxv16i16_nxv16i16(<vscale x 16 x i1> %0, <vscale x 16 x i16> %1, <vscale x 16 x i16> %2, <vscale x 16 x i16> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv16i16_nxv16i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu ; CHECK-NEXT: vmsne.vv v20, v8, v12 ; CHECK-NEXT: vmv1r.v v8, v0 ; CHECK-NEXT: vmv1r.v v0, v20 ; CHECK-NEXT: vmsne.vv v8, v12, v16, v0.t ; CHECK-NEXT: vmv1r.v v0, v8 ; CHECK-NEXT: ret entry: %mask = call <vscale x 16 x i1> @llvm.riscv.vmsne.nxv16i16( <vscale x 16 x i16> %1, <vscale x 16 x i16> %2, i64 %4) %a = call <vscale x 16 x i1> @llvm.riscv.vmsne.mask.nxv16i16( <vscale x 16 x i1> %0, <vscale x 16 x i16> %2, <vscale x 16 x i16> %3, <vscale x 16 x i1> %mask, i64 %4) ret <vscale x 16 x i1> %a } declare <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i32( <vscale x 1 x i32>, <vscale x 1 x i32>, i64); define <vscale x 1 x i1> @intrinsic_vmsne_vv_nxv1i32_nxv1i32(<vscale x 1 x i32> %0, <vscale x 1 x i32> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv1i32_nxv1i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v9 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i32( <vscale x 1 x i32> %0, <vscale x 1 x i32> %1, i64 %2) ret <vscale x 1 x i1> %a } declare <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i32( <vscale x 1 x i1>, <vscale x 1 x i32>, <vscale x 1 x i32>, <vscale x 1 x i1>, i64); define <vscale x 1 x i1> @intrinsic_vmsne_mask_vv_nxv1i32_nxv1i32(<vscale x 1 x i1> %0, <vscale x 1 x i32> %1, <vscale x 1 x i32> %2, <vscale x 1 x i32> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv1i32_nxv1i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu ; CHECK-NEXT: vmsne.vv v8, v8, v9 ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vmv1r.v v0, v8 ; CHECK-NEXT: vmsne.vv v11, v9, v10, v0.t ; CHECK-NEXT: vmv1r.v v0, v11 ; CHECK-NEXT: ret entry: %mask = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i32( <vscale x 1 x i32> %1, <vscale x 1 x i32> %2, i64 %4) %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i32( <vscale x 1 x i1> %0, <vscale x 1 x i32> %2, <vscale x 1 x i32> %3, <vscale x 1 x i1> %mask, i64 %4) ret <vscale x 1 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i32( <vscale x 2 x i32>, <vscale x 2 x i32>, i64); define <vscale x 2 x i1> @intrinsic_vmsne_vv_nxv2i32_nxv2i32(<vscale x 2 x i32> %0, <vscale x 2 x i32> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv2i32_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v9 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i32( <vscale x 2 x i32> %0, <vscale x 2 x i32> %1, i64 %2) ret <vscale x 2 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i32( <vscale x 2 x i1>, <vscale x 2 x i32>, <vscale x 2 x i32>, <vscale x 2 x i1>, i64); define <vscale x 2 x i1> @intrinsic_vmsne_mask_vv_nxv2i32_nxv2i32(<vscale x 2 x i1> %0, <vscale x 2 x i32> %1, <vscale x 2 x i32> %2, <vscale x 2 x i32> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv2i32_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu ; CHECK-NEXT: vmsne.vv v8, v8, v9 ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vmv.v.v v0, v8 ; CHECK-NEXT: vmsne.vv v11, v9, v10, v0.t ; CHECK-NEXT: vmv.v.v v0, v11 ; CHECK-NEXT: ret entry: %mask = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i32( <vscale x 2 x i32> %1, <vscale x 2 x i32> %2, i64 %4) %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i32( <vscale x 2 x i1> %0, <vscale x 2 x i32> %2, <vscale x 2 x i32> %3, <vscale x 2 x i1> %mask, i64 %4) ret <vscale x 2 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i32( <vscale x 4 x i32>, <vscale x 4 x i32>, i64); define <vscale x 4 x i1> @intrinsic_vmsne_vv_nxv4i32_nxv4i32(<vscale x 4 x i32> %0, <vscale x 4 x i32> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv4i32_nxv4i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i32( <vscale x 4 x i32> %0, <vscale x 4 x i32> %1, i64 %2) ret <vscale x 4 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i32( <vscale x 4 x i1>, <vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i1>, i64); define <vscale x 4 x i1> @intrinsic_vmsne_mask_vv_nxv4i32_nxv4i32(<vscale x 4 x i1> %0, <vscale x 4 x i32> %1, <vscale x 4 x i32> %2, <vscale x 4 x i32> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv4i32_nxv4i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu ; CHECK-NEXT: vmsne.vv v14, v8, v10 ; CHECK-NEXT: vmv1r.v v8, v0 ; CHECK-NEXT: vmv1r.v v0, v14 ; CHECK-NEXT: vmsne.vv v8, v10, v12, v0.t ; CHECK-NEXT: vmv1r.v v0, v8 ; CHECK-NEXT: ret entry: %mask = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i32( <vscale x 4 x i32> %1, <vscale x 4 x i32> %2, i64 %4) %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i32( <vscale x 4 x i1> %0, <vscale x 4 x i32> %2, <vscale x 4 x i32> %3, <vscale x 4 x i1> %mask, i64 %4) ret <vscale x 4 x i1> %a } declare <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i32( <vscale x 8 x i32>, <vscale x 8 x i32>, i64); define <vscale x 8 x i1> @intrinsic_vmsne_vv_nxv8i32_nxv8i32(<vscale x 8 x i32> %0, <vscale x 8 x i32> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv8i32_nxv8i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v12 ; CHECK-NEXT: ret entry: %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i32( <vscale x 8 x i32> %0, <vscale x 8 x i32> %1, i64 %2) ret <vscale x 8 x i1> %a } declare <vscale x 8 x i1> @llvm.riscv.vmsne.mask.nxv8i32( <vscale x 8 x i1>, <vscale x 8 x i32>, <vscale x 8 x i32>, <vscale x 8 x i1>, i64); define <vscale x 8 x i1> @intrinsic_vmsne_mask_vv_nxv8i32_nxv8i32(<vscale x 8 x i1> %0, <vscale x 8 x i32> %1, <vscale x 8 x i32> %2, <vscale x 8 x i32> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv8i32_nxv8i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu ; CHECK-NEXT: vmsne.vv v20, v8, v12 ; CHECK-NEXT: vmv1r.v v8, v0 ; CHECK-NEXT: vmv1r.v v0, v20 ; CHECK-NEXT: vmsne.vv v8, v12, v16, v0.t ; CHECK-NEXT: vmv1r.v v0, v8 ; CHECK-NEXT: ret entry: %mask = call <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i32( <vscale x 8 x i32> %1, <vscale x 8 x i32> %2, i64 %4) %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.mask.nxv8i32( <vscale x 8 x i1> %0, <vscale x 8 x i32> %2, <vscale x 8 x i32> %3, <vscale x 8 x i1> %mask, i64 %4) ret <vscale x 8 x i1> %a } declare <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i64( <vscale x 1 x i64>, <vscale x 1 x i64>, i64); define <vscale x 1 x i1> @intrinsic_vmsne_vv_nxv1i64_nxv1i64(<vscale x 1 x i64> %0, <vscale x 1 x i64> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv1i64_nxv1i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v9 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i64( <vscale x 1 x i64> %0, <vscale x 1 x i64> %1, i64 %2) ret <vscale x 1 x i1> %a } declare <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i64( <vscale x 1 x i1>, <vscale x 1 x i64>, <vscale x 1 x i64>, <vscale x 1 x i1>, i64); define <vscale x 1 x i1> @intrinsic_vmsne_mask_vv_nxv1i64_nxv1i64(<vscale x 1 x i1> %0, <vscale x 1 x i64> %1, <vscale x 1 x i64> %2, <vscale x 1 x i64> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv1i64_nxv1i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, mu ; CHECK-NEXT: vmsne.vv v8, v8, v9 ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vmv.v.v v0, v8 ; CHECK-NEXT: vmsne.vv v11, v9, v10, v0.t ; CHECK-NEXT: vmv.v.v v0, v11 ; CHECK-NEXT: ret entry: %mask = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i64( <vscale x 1 x i64> %1, <vscale x 1 x i64> %2, i64 %4) %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i64( <vscale x 1 x i1> %0, <vscale x 1 x i64> %2, <vscale x 1 x i64> %3, <vscale x 1 x i1> %mask, i64 %4) ret <vscale x 1 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i64( <vscale x 2 x i64>, <vscale x 2 x i64>, i64); define <vscale x 2 x i1> @intrinsic_vmsne_vv_nxv2i64_nxv2i64(<vscale x 2 x i64> %0, <vscale x 2 x i64> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv2i64_nxv2i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i64( <vscale x 2 x i64> %0, <vscale x 2 x i64> %1, i64 %2) ret <vscale x 2 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i64( <vscale x 2 x i1>, <vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i1>, i64); define <vscale x 2 x i1> @intrinsic_vmsne_mask_vv_nxv2i64_nxv2i64(<vscale x 2 x i1> %0, <vscale x 2 x i64> %1, <vscale x 2 x i64> %2, <vscale x 2 x i64> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv2i64_nxv2i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, mu ; CHECK-NEXT: vmsne.vv v14, v8, v10 ; CHECK-NEXT: vmv1r.v v8, v0 ; CHECK-NEXT: vmv1r.v v0, v14 ; CHECK-NEXT: vmsne.vv v8, v10, v12, v0.t ; CHECK-NEXT: vmv1r.v v0, v8 ; CHECK-NEXT: ret entry: %mask = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i64( <vscale x 2 x i64> %1, <vscale x 2 x i64> %2, i64 %4) %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i64( <vscale x 2 x i1> %0, <vscale x 2 x i64> %2, <vscale x 2 x i64> %3, <vscale x 2 x i1> %mask, i64 %4) ret <vscale x 2 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i64( <vscale x 4 x i64>, <vscale x 4 x i64>, i64); define <vscale x 4 x i1> @intrinsic_vmsne_vv_nxv4i64_nxv4i64(<vscale x 4 x i64> %0, <vscale x 4 x i64> %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vv_nxv4i64_nxv4i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, mu ; CHECK-NEXT: vmsne.vv v0, v8, v12 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i64( <vscale x 4 x i64> %0, <vscale x 4 x i64> %1, i64 %2) ret <vscale x 4 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i64( <vscale x 4 x i1>, <vscale x 4 x i64>, <vscale x 4 x i64>, <vscale x 4 x i1>, i64); define <vscale x 4 x i1> @intrinsic_vmsne_mask_vv_nxv4i64_nxv4i64(<vscale x 4 x i1> %0, <vscale x 4 x i64> %1, <vscale x 4 x i64> %2, <vscale x 4 x i64> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vv_nxv4i64_nxv4i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, mu ; CHECK-NEXT: vmsne.vv v20, v8, v12 ; CHECK-NEXT: vmv1r.v v8, v0 ; CHECK-NEXT: vmv1r.v v0, v20 ; CHECK-NEXT: vmsne.vv v8, v12, v16, v0.t ; CHECK-NEXT: vmv1r.v v0, v8 ; CHECK-NEXT: ret entry: %mask = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i64( <vscale x 4 x i64> %1, <vscale x 4 x i64> %2, i64 %4) %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i64( <vscale x 4 x i1> %0, <vscale x 4 x i64> %2, <vscale x 4 x i64> %3, <vscale x 4 x i1> %mask, i64 %4) ret <vscale x 4 x i1> %a } declare <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i8.i8( <vscale x 1 x i8>, i8, i64); define <vscale x 1 x i1> @intrinsic_vmsne_vx_nxv1i8_i8(<vscale x 1 x i8> %0, i8 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv1i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e8, mf8, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i8.i8( <vscale x 1 x i8> %0, i8 %1, i64 %2) ret <vscale x 1 x i1> %a } declare <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i8.i8( <vscale x 1 x i1>, <vscale x 1 x i8>, i8, <vscale x 1 x i1>, i64); define <vscale x 1 x i1> @intrinsic_vmsne_mask_vx_nxv1i8_i8(<vscale x 1 x i1> %0, <vscale x 1 x i8> %1, i8 %2, <vscale x 1 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv1i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a1, e8, mf8, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vx v10, v8, a0, v0.t ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i8.i8( <vscale x 1 x i1> %0, <vscale x 1 x i8> %1, i8 %2, <vscale x 1 x i1> %3, i64 %4) ret <vscale x 1 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i8.i8( <vscale x 2 x i8>, i8, i64); define <vscale x 2 x i1> @intrinsic_vmsne_vx_nxv2i8_i8(<vscale x 2 x i8> %0, i8 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv2i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e8, mf4, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i8.i8( <vscale x 2 x i8> %0, i8 %1, i64 %2) ret <vscale x 2 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i8.i8( <vscale x 2 x i1>, <vscale x 2 x i8>, i8, <vscale x 2 x i1>, i64); define <vscale x 2 x i1> @intrinsic_vmsne_mask_vx_nxv2i8_i8(<vscale x 2 x i1> %0, <vscale x 2 x i8> %1, i8 %2, <vscale x 2 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv2i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a1, e8, mf4, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vx v10, v8, a0, v0.t ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i8.i8( <vscale x 2 x i1> %0, <vscale x 2 x i8> %1, i8 %2, <vscale x 2 x i1> %3, i64 %4) ret <vscale x 2 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i8.i8( <vscale x 4 x i8>, i8, i64); define <vscale x 4 x i1> @intrinsic_vmsne_vx_nxv4i8_i8(<vscale x 4 x i8> %0, i8 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv4i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e8, mf2, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i8.i8( <vscale x 4 x i8> %0, i8 %1, i64 %2) ret <vscale x 4 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i8.i8( <vscale x 4 x i1>, <vscale x 4 x i8>, i8, <vscale x 4 x i1>, i64); define <vscale x 4 x i1> @intrinsic_vmsne_mask_vx_nxv4i8_i8(<vscale x 4 x i1> %0, <vscale x 4 x i8> %1, i8 %2, <vscale x 4 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv4i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a1, e8, mf2, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vx v10, v8, a0, v0.t ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i8.i8( <vscale x 4 x i1> %0, <vscale x 4 x i8> %1, i8 %2, <vscale x 4 x i1> %3, i64 %4) ret <vscale x 4 x i1> %a } declare <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i8.i8( <vscale x 8 x i8>, i8, i64); define <vscale x 8 x i1> @intrinsic_vmsne_vx_nxv8i8_i8(<vscale x 8 x i8> %0, i8 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv8i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e8, m1, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i8.i8( <vscale x 8 x i8> %0, i8 %1, i64 %2) ret <vscale x 8 x i1> %a } declare <vscale x 8 x i1> @llvm.riscv.vmsne.mask.nxv8i8.i8( <vscale x 8 x i1>, <vscale x 8 x i8>, i8, <vscale x 8 x i1>, i64); define <vscale x 8 x i1> @intrinsic_vmsne_mask_vx_nxv8i8_i8(<vscale x 8 x i1> %0, <vscale x 8 x i8> %1, i8 %2, <vscale x 8 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv8i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a1, e8, m1, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vx v10, v8, a0, v0.t ; CHECK-NEXT: vmv.v.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.mask.nxv8i8.i8( <vscale x 8 x i1> %0, <vscale x 8 x i8> %1, i8 %2, <vscale x 8 x i1> %3, i64 %4) ret <vscale x 8 x i1> %a } declare <vscale x 16 x i1> @llvm.riscv.vmsne.nxv16i8.i8( <vscale x 16 x i8>, i8, i64); define <vscale x 16 x i1> @intrinsic_vmsne_vx_nxv16i8_i8(<vscale x 16 x i8> %0, i8 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv16i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e8, m2, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 16 x i1> @llvm.riscv.vmsne.nxv16i8.i8( <vscale x 16 x i8> %0, i8 %1, i64 %2) ret <vscale x 16 x i1> %a } declare <vscale x 16 x i1> @llvm.riscv.vmsne.mask.nxv16i8.i8( <vscale x 16 x i1>, <vscale x 16 x i8>, i8, <vscale x 16 x i1>, i64); define <vscale x 16 x i1> @intrinsic_vmsne_mask_vx_nxv16i8_i8(<vscale x 16 x i1> %0, <vscale x 16 x i8> %1, i8 %2, <vscale x 16 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv16i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vsetvli zero, a1, e8, m2, ta, mu ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: vmsne.vx v11, v8, a0, v0.t ; CHECK-NEXT: vmv1r.v v0, v11 ; CHECK-NEXT: ret entry: %a = call <vscale x 16 x i1> @llvm.riscv.vmsne.mask.nxv16i8.i8( <vscale x 16 x i1> %0, <vscale x 16 x i8> %1, i8 %2, <vscale x 16 x i1> %3, i64 %4) ret <vscale x 16 x i1> %a } declare <vscale x 32 x i1> @llvm.riscv.vmsne.nxv32i8.i8( <vscale x 32 x i8>, i8, i64); define <vscale x 32 x i1> @intrinsic_vmsne_vx_nxv32i8_i8(<vscale x 32 x i8> %0, i8 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv32i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e8, m4, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 32 x i1> @llvm.riscv.vmsne.nxv32i8.i8( <vscale x 32 x i8> %0, i8 %1, i64 %2) ret <vscale x 32 x i1> %a } declare <vscale x 32 x i1> @llvm.riscv.vmsne.mask.nxv32i8.i8( <vscale x 32 x i1>, <vscale x 32 x i8>, i8, <vscale x 32 x i1>, i64); define <vscale x 32 x i1> @intrinsic_vmsne_mask_vx_nxv32i8_i8(<vscale x 32 x i1> %0, <vscale x 32 x i8> %1, i8 %2, <vscale x 32 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv32i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v13, v0 ; CHECK-NEXT: vsetvli zero, a1, e8, m4, ta, mu ; CHECK-NEXT: vmv1r.v v0, v12 ; CHECK-NEXT: vmsne.vx v13, v8, a0, v0.t ; CHECK-NEXT: vmv1r.v v0, v13 ; CHECK-NEXT: ret entry: %a = call <vscale x 32 x i1> @llvm.riscv.vmsne.mask.nxv32i8.i8( <vscale x 32 x i1> %0, <vscale x 32 x i8> %1, i8 %2, <vscale x 32 x i1> %3, i64 %4) ret <vscale x 32 x i1> %a } declare <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i16.i16( <vscale x 1 x i16>, i16, i64); define <vscale x 1 x i1> @intrinsic_vmsne_vx_nxv1i16_i16(<vscale x 1 x i16> %0, i16 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv1i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e16, mf4, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i16.i16( <vscale x 1 x i16> %0, i16 %1, i64 %2) ret <vscale x 1 x i1> %a } declare <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i16.i16( <vscale x 1 x i1>, <vscale x 1 x i16>, i16, <vscale x 1 x i1>, i64); define <vscale x 1 x i1> @intrinsic_vmsne_mask_vx_nxv1i16_i16(<vscale x 1 x i1> %0, <vscale x 1 x i16> %1, i16 %2, <vscale x 1 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv1i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a1, e16, mf4, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vx v10, v8, a0, v0.t ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i16.i16( <vscale x 1 x i1> %0, <vscale x 1 x i16> %1, i16 %2, <vscale x 1 x i1> %3, i64 %4) ret <vscale x 1 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i16.i16( <vscale x 2 x i16>, i16, i64); define <vscale x 2 x i1> @intrinsic_vmsne_vx_nxv2i16_i16(<vscale x 2 x i16> %0, i16 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv2i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e16, mf2, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i16.i16( <vscale x 2 x i16> %0, i16 %1, i64 %2) ret <vscale x 2 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i16.i16( <vscale x 2 x i1>, <vscale x 2 x i16>, i16, <vscale x 2 x i1>, i64); define <vscale x 2 x i1> @intrinsic_vmsne_mask_vx_nxv2i16_i16(<vscale x 2 x i1> %0, <vscale x 2 x i16> %1, i16 %2, <vscale x 2 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv2i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a1, e16, mf2, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vx v10, v8, a0, v0.t ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i16.i16( <vscale x 2 x i1> %0, <vscale x 2 x i16> %1, i16 %2, <vscale x 2 x i1> %3, i64 %4) ret <vscale x 2 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i16.i16( <vscale x 4 x i16>, i16, i64); define <vscale x 4 x i1> @intrinsic_vmsne_vx_nxv4i16_i16(<vscale x 4 x i16> %0, i16 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv4i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e16, m1, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i16.i16( <vscale x 4 x i16> %0, i16 %1, i64 %2) ret <vscale x 4 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i16.i16( <vscale x 4 x i1>, <vscale x 4 x i16>, i16, <vscale x 4 x i1>, i64); define <vscale x 4 x i1> @intrinsic_vmsne_mask_vx_nxv4i16_i16(<vscale x 4 x i1> %0, <vscale x 4 x i16> %1, i16 %2, <vscale x 4 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv4i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a1, e16, m1, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vx v10, v8, a0, v0.t ; CHECK-NEXT: vmv.v.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i16.i16( <vscale x 4 x i1> %0, <vscale x 4 x i16> %1, i16 %2, <vscale x 4 x i1> %3, i64 %4) ret <vscale x 4 x i1> %a } declare <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i16.i16( <vscale x 8 x i16>, i16, i64); define <vscale x 8 x i1> @intrinsic_vmsne_vx_nxv8i16_i16(<vscale x 8 x i16> %0, i16 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv8i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e16, m2, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i16.i16( <vscale x 8 x i16> %0, i16 %1, i64 %2) ret <vscale x 8 x i1> %a } declare <vscale x 8 x i1> @llvm.riscv.vmsne.mask.nxv8i16.i16( <vscale x 8 x i1>, <vscale x 8 x i16>, i16, <vscale x 8 x i1>, i64); define <vscale x 8 x i1> @intrinsic_vmsne_mask_vx_nxv8i16_i16(<vscale x 8 x i1> %0, <vscale x 8 x i16> %1, i16 %2, <vscale x 8 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv8i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vsetvli zero, a1, e16, m2, ta, mu ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: vmsne.vx v11, v8, a0, v0.t ; CHECK-NEXT: vmv1r.v v0, v11 ; CHECK-NEXT: ret entry: %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.mask.nxv8i16.i16( <vscale x 8 x i1> %0, <vscale x 8 x i16> %1, i16 %2, <vscale x 8 x i1> %3, i64 %4) ret <vscale x 8 x i1> %a } declare <vscale x 16 x i1> @llvm.riscv.vmsne.nxv16i16.i16( <vscale x 16 x i16>, i16, i64); define <vscale x 16 x i1> @intrinsic_vmsne_vx_nxv16i16_i16(<vscale x 16 x i16> %0, i16 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv16i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e16, m4, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 16 x i1> @llvm.riscv.vmsne.nxv16i16.i16( <vscale x 16 x i16> %0, i16 %1, i64 %2) ret <vscale x 16 x i1> %a } declare <vscale x 16 x i1> @llvm.riscv.vmsne.mask.nxv16i16.i16( <vscale x 16 x i1>, <vscale x 16 x i16>, i16, <vscale x 16 x i1>, i64); define <vscale x 16 x i1> @intrinsic_vmsne_mask_vx_nxv16i16_i16(<vscale x 16 x i1> %0, <vscale x 16 x i16> %1, i16 %2, <vscale x 16 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv16i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v13, v0 ; CHECK-NEXT: vsetvli zero, a1, e16, m4, ta, mu ; CHECK-NEXT: vmv1r.v v0, v12 ; CHECK-NEXT: vmsne.vx v13, v8, a0, v0.t ; CHECK-NEXT: vmv1r.v v0, v13 ; CHECK-NEXT: ret entry: %a = call <vscale x 16 x i1> @llvm.riscv.vmsne.mask.nxv16i16.i16( <vscale x 16 x i1> %0, <vscale x 16 x i16> %1, i16 %2, <vscale x 16 x i1> %3, i64 %4) ret <vscale x 16 x i1> %a } declare <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i32.i32( <vscale x 1 x i32>, i32, i64); define <vscale x 1 x i1> @intrinsic_vmsne_vx_nxv1i32_i32(<vscale x 1 x i32> %0, i32 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv1i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e32, mf2, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i32.i32( <vscale x 1 x i32> %0, i32 %1, i64 %2) ret <vscale x 1 x i1> %a } declare <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i32.i32( <vscale x 1 x i1>, <vscale x 1 x i32>, i32, <vscale x 1 x i1>, i64); define <vscale x 1 x i1> @intrinsic_vmsne_mask_vx_nxv1i32_i32(<vscale x 1 x i1> %0, <vscale x 1 x i32> %1, i32 %2, <vscale x 1 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv1i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a1, e32, mf2, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vx v10, v8, a0, v0.t ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i32.i32( <vscale x 1 x i1> %0, <vscale x 1 x i32> %1, i32 %2, <vscale x 1 x i1> %3, i64 %4) ret <vscale x 1 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i32.i32( <vscale x 2 x i32>, i32, i64); define <vscale x 2 x i1> @intrinsic_vmsne_vx_nxv2i32_i32(<vscale x 2 x i32> %0, i32 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv2i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e32, m1, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i32.i32( <vscale x 2 x i32> %0, i32 %1, i64 %2) ret <vscale x 2 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i32.i32( <vscale x 2 x i1>, <vscale x 2 x i32>, i32, <vscale x 2 x i1>, i64); define <vscale x 2 x i1> @intrinsic_vmsne_mask_vx_nxv2i32_i32(<vscale x 2 x i1> %0, <vscale x 2 x i32> %1, i32 %2, <vscale x 2 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv2i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a1, e32, m1, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vx v10, v8, a0, v0.t ; CHECK-NEXT: vmv.v.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i32.i32( <vscale x 2 x i1> %0, <vscale x 2 x i32> %1, i32 %2, <vscale x 2 x i1> %3, i64 %4) ret <vscale x 2 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i32.i32( <vscale x 4 x i32>, i32, i64); define <vscale x 4 x i1> @intrinsic_vmsne_vx_nxv4i32_i32(<vscale x 4 x i32> %0, i32 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv4i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e32, m2, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i32.i32( <vscale x 4 x i32> %0, i32 %1, i64 %2) ret <vscale x 4 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i32.i32( <vscale x 4 x i1>, <vscale x 4 x i32>, i32, <vscale x 4 x i1>, i64); define <vscale x 4 x i1> @intrinsic_vmsne_mask_vx_nxv4i32_i32(<vscale x 4 x i1> %0, <vscale x 4 x i32> %1, i32 %2, <vscale x 4 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv4i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vsetvli zero, a1, e32, m2, ta, mu ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: vmsne.vx v11, v8, a0, v0.t ; CHECK-NEXT: vmv1r.v v0, v11 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i32.i32( <vscale x 4 x i1> %0, <vscale x 4 x i32> %1, i32 %2, <vscale x 4 x i1> %3, i64 %4) ret <vscale x 4 x i1> %a } declare <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i32.i32( <vscale x 8 x i32>, i32, i64); define <vscale x 8 x i1> @intrinsic_vmsne_vx_nxv8i32_i32(<vscale x 8 x i32> %0, i32 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv8i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e32, m4, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i32.i32( <vscale x 8 x i32> %0, i32 %1, i64 %2) ret <vscale x 8 x i1> %a } declare <vscale x 8 x i1> @llvm.riscv.vmsne.mask.nxv8i32.i32( <vscale x 8 x i1>, <vscale x 8 x i32>, i32, <vscale x 8 x i1>, i64); define <vscale x 8 x i1> @intrinsic_vmsne_mask_vx_nxv8i32_i32(<vscale x 8 x i1> %0, <vscale x 8 x i32> %1, i32 %2, <vscale x 8 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv8i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v13, v0 ; CHECK-NEXT: vsetvli zero, a1, e32, m4, ta, mu ; CHECK-NEXT: vmv1r.v v0, v12 ; CHECK-NEXT: vmsne.vx v13, v8, a0, v0.t ; CHECK-NEXT: vmv1r.v v0, v13 ; CHECK-NEXT: ret entry: %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.mask.nxv8i32.i32( <vscale x 8 x i1> %0, <vscale x 8 x i32> %1, i32 %2, <vscale x 8 x i1> %3, i64 %4) ret <vscale x 8 x i1> %a } declare <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i64.i64( <vscale x 1 x i64>, i64, i64); define <vscale x 1 x i1> @intrinsic_vmsne_vx_nxv1i64_i64(<vscale x 1 x i64> %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv1i64_i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e64, m1, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i64.i64( <vscale x 1 x i64> %0, i64 %1, i64 %2) ret <vscale x 1 x i1> %a } declare <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i64.i64( <vscale x 1 x i1>, <vscale x 1 x i64>, i64, <vscale x 1 x i1>, i64); define <vscale x 1 x i1> @intrinsic_vmsne_mask_vx_nxv1i64_i64(<vscale x 1 x i1> %0, <vscale x 1 x i64> %1, i64 %2, <vscale x 1 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv1i64_i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a1, e64, m1, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vx v10, v8, a0, v0.t ; CHECK-NEXT: vmv.v.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i64.i64( <vscale x 1 x i1> %0, <vscale x 1 x i64> %1, i64 %2, <vscale x 1 x i1> %3, i64 %4) ret <vscale x 1 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i64.i64( <vscale x 2 x i64>, i64, i64); define <vscale x 2 x i1> @intrinsic_vmsne_vx_nxv2i64_i64(<vscale x 2 x i64> %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv2i64_i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e64, m2, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i64.i64( <vscale x 2 x i64> %0, i64 %1, i64 %2) ret <vscale x 2 x i1> %a } declare <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i64.i64( <vscale x 2 x i1>, <vscale x 2 x i64>, i64, <vscale x 2 x i1>, i64); define <vscale x 2 x i1> @intrinsic_vmsne_mask_vx_nxv2i64_i64(<vscale x 2 x i1> %0, <vscale x 2 x i64> %1, i64 %2, <vscale x 2 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv2i64_i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vsetvli zero, a1, e64, m2, ta, mu ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: vmsne.vx v11, v8, a0, v0.t ; CHECK-NEXT: vmv1r.v v0, v11 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i64.i64( <vscale x 2 x i1> %0, <vscale x 2 x i64> %1, i64 %2, <vscale x 2 x i1> %3, i64 %4) ret <vscale x 2 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i64.i64( <vscale x 4 x i64>, i64, i64); define <vscale x 4 x i1> @intrinsic_vmsne_vx_nxv4i64_i64(<vscale x 4 x i64> %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vx_nxv4i64_i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e64, m4, ta, mu ; CHECK-NEXT: vmsne.vx v0, v8, a0 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i64.i64( <vscale x 4 x i64> %0, i64 %1, i64 %2) ret <vscale x 4 x i1> %a } declare <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i64.i64( <vscale x 4 x i1>, <vscale x 4 x i64>, i64, <vscale x 4 x i1>, i64); define <vscale x 4 x i1> @intrinsic_vmsne_mask_vx_nxv4i64_i64(<vscale x 4 x i1> %0, <vscale x 4 x i64> %1, i64 %2, <vscale x 4 x i1> %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vx_nxv4i64_i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v13, v0 ; CHECK-NEXT: vsetvli zero, a1, e64, m4, ta, mu ; CHECK-NEXT: vmv1r.v v0, v12 ; CHECK-NEXT: vmsne.vx v13, v8, a0, v0.t ; CHECK-NEXT: vmv1r.v v0, v13 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i64.i64( <vscale x 4 x i1> %0, <vscale x 4 x i64> %1, i64 %2, <vscale x 4 x i1> %3, i64 %4) ret <vscale x 4 x i1> %a } define <vscale x 1 x i1> @intrinsic_vmsne_vi_nxv1i8_i8(<vscale x 1 x i8> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv1i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i8.i8( <vscale x 1 x i8> %0, i8 9, i64 %1) ret <vscale x 1 x i1> %a } define <vscale x 1 x i1> @intrinsic_vmsne_mask_vi_nxv1i8_i8(<vscale x 1 x i1> %0, <vscale x 1 x i8> %1, <vscale x 1 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv1i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vi v10, v8, 9, v0.t ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i8.i8( <vscale x 1 x i1> %0, <vscale x 1 x i8> %1, i8 9, <vscale x 1 x i1> %2, i64 %3) ret <vscale x 1 x i1> %a } define <vscale x 2 x i1> @intrinsic_vmsne_vi_nxv2i8_i8(<vscale x 2 x i8> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv2i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i8.i8( <vscale x 2 x i8> %0, i8 9, i64 %1) ret <vscale x 2 x i1> %a } define <vscale x 2 x i1> @intrinsic_vmsne_mask_vi_nxv2i8_i8(<vscale x 2 x i1> %0, <vscale x 2 x i8> %1, <vscale x 2 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv2i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vi v10, v8, 9, v0.t ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i8.i8( <vscale x 2 x i1> %0, <vscale x 2 x i8> %1, i8 9, <vscale x 2 x i1> %2, i64 %3) ret <vscale x 2 x i1> %a } define <vscale x 4 x i1> @intrinsic_vmsne_vi_nxv4i8_i8(<vscale x 4 x i8> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv4i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i8.i8( <vscale x 4 x i8> %0, i8 9, i64 %1) ret <vscale x 4 x i1> %a } define <vscale x 4 x i1> @intrinsic_vmsne_mask_vi_nxv4i8_i8(<vscale x 4 x i1> %0, <vscale x 4 x i8> %1, <vscale x 4 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv4i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vi v10, v8, 9, v0.t ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i8.i8( <vscale x 4 x i1> %0, <vscale x 4 x i8> %1, i8 9, <vscale x 4 x i1> %2, i64 %3) ret <vscale x 4 x i1> %a } define <vscale x 8 x i1> @intrinsic_vmsne_vi_nxv8i8_i8(<vscale x 8 x i8> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv8i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i8.i8( <vscale x 8 x i8> %0, i8 9, i64 %1) ret <vscale x 8 x i1> %a } define <vscale x 8 x i1> @intrinsic_vmsne_mask_vi_nxv8i8_i8(<vscale x 8 x i1> %0, <vscale x 8 x i8> %1, <vscale x 8 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv8i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vi v10, v8, 9, v0.t ; CHECK-NEXT: vmv.v.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.mask.nxv8i8.i8( <vscale x 8 x i1> %0, <vscale x 8 x i8> %1, i8 9, <vscale x 8 x i1> %2, i64 %3) ret <vscale x 8 x i1> %a } define <vscale x 16 x i1> @intrinsic_vmsne_vi_nxv16i8_i8(<vscale x 16 x i8> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv16i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 16 x i1> @llvm.riscv.vmsne.nxv16i8.i8( <vscale x 16 x i8> %0, i8 9, i64 %1) ret <vscale x 16 x i1> %a } define <vscale x 16 x i1> @intrinsic_vmsne_mask_vi_nxv16i8_i8(<vscale x 16 x i1> %0, <vscale x 16 x i8> %1, <vscale x 16 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv16i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, mu ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: vmsne.vi v11, v8, 9, v0.t ; CHECK-NEXT: vmv1r.v v0, v11 ; CHECK-NEXT: ret entry: %a = call <vscale x 16 x i1> @llvm.riscv.vmsne.mask.nxv16i8.i8( <vscale x 16 x i1> %0, <vscale x 16 x i8> %1, i8 9, <vscale x 16 x i1> %2, i64 %3) ret <vscale x 16 x i1> %a } define <vscale x 32 x i1> @intrinsic_vmsne_vi_nxv32i8_i8(<vscale x 32 x i8> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv32i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 32 x i1> @llvm.riscv.vmsne.nxv32i8.i8( <vscale x 32 x i8> %0, i8 9, i64 %1) ret <vscale x 32 x i1> %a } define <vscale x 32 x i1> @intrinsic_vmsne_mask_vi_nxv32i8_i8(<vscale x 32 x i1> %0, <vscale x 32 x i8> %1, <vscale x 32 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv32i8_i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v13, v0 ; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, mu ; CHECK-NEXT: vmv1r.v v0, v12 ; CHECK-NEXT: vmsne.vi v13, v8, 9, v0.t ; CHECK-NEXT: vmv1r.v v0, v13 ; CHECK-NEXT: ret entry: %a = call <vscale x 32 x i1> @llvm.riscv.vmsne.mask.nxv32i8.i8( <vscale x 32 x i1> %0, <vscale x 32 x i8> %1, i8 9, <vscale x 32 x i1> %2, i64 %3) ret <vscale x 32 x i1> %a } define <vscale x 1 x i1> @intrinsic_vmsne_vi_nxv1i16_i16(<vscale x 1 x i16> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv1i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i16.i16( <vscale x 1 x i16> %0, i16 9, i64 %1) ret <vscale x 1 x i1> %a } define <vscale x 1 x i1> @intrinsic_vmsne_mask_vi_nxv1i16_i16(<vscale x 1 x i1> %0, <vscale x 1 x i16> %1, <vscale x 1 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv1i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vi v10, v8, 9, v0.t ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i16.i16( <vscale x 1 x i1> %0, <vscale x 1 x i16> %1, i16 9, <vscale x 1 x i1> %2, i64 %3) ret <vscale x 1 x i1> %a } define <vscale x 2 x i1> @intrinsic_vmsne_vi_nxv2i16_i16(<vscale x 2 x i16> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv2i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i16.i16( <vscale x 2 x i16> %0, i16 9, i64 %1) ret <vscale x 2 x i1> %a } define <vscale x 2 x i1> @intrinsic_vmsne_mask_vi_nxv2i16_i16(<vscale x 2 x i1> %0, <vscale x 2 x i16> %1, <vscale x 2 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv2i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vi v10, v8, 9, v0.t ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i16.i16( <vscale x 2 x i1> %0, <vscale x 2 x i16> %1, i16 9, <vscale x 2 x i1> %2, i64 %3) ret <vscale x 2 x i1> %a } define <vscale x 4 x i1> @intrinsic_vmsne_vi_nxv4i16_i16(<vscale x 4 x i16> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv4i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i16.i16( <vscale x 4 x i16> %0, i16 9, i64 %1) ret <vscale x 4 x i1> %a } define <vscale x 4 x i1> @intrinsic_vmsne_mask_vi_nxv4i16_i16(<vscale x 4 x i1> %0, <vscale x 4 x i16> %1, <vscale x 4 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv4i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vi v10, v8, 9, v0.t ; CHECK-NEXT: vmv.v.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i16.i16( <vscale x 4 x i1> %0, <vscale x 4 x i16> %1, i16 9, <vscale x 4 x i1> %2, i64 %3) ret <vscale x 4 x i1> %a } define <vscale x 8 x i1> @intrinsic_vmsne_vi_nxv8i16_i16(<vscale x 8 x i16> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv8i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i16.i16( <vscale x 8 x i16> %0, i16 9, i64 %1) ret <vscale x 8 x i1> %a } define <vscale x 8 x i1> @intrinsic_vmsne_mask_vi_nxv8i16_i16(<vscale x 8 x i1> %0, <vscale x 8 x i16> %1, <vscale x 8 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv8i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: vmsne.vi v11, v8, 9, v0.t ; CHECK-NEXT: vmv1r.v v0, v11 ; CHECK-NEXT: ret entry: %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.mask.nxv8i16.i16( <vscale x 8 x i1> %0, <vscale x 8 x i16> %1, i16 9, <vscale x 8 x i1> %2, i64 %3) ret <vscale x 8 x i1> %a } define <vscale x 16 x i1> @intrinsic_vmsne_vi_nxv16i16_i16(<vscale x 16 x i16> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv16i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 16 x i1> @llvm.riscv.vmsne.nxv16i16.i16( <vscale x 16 x i16> %0, i16 9, i64 %1) ret <vscale x 16 x i1> %a } define <vscale x 16 x i1> @intrinsic_vmsne_mask_vi_nxv16i16_i16(<vscale x 16 x i1> %0, <vscale x 16 x i16> %1, <vscale x 16 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv16i16_i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v13, v0 ; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu ; CHECK-NEXT: vmv1r.v v0, v12 ; CHECK-NEXT: vmsne.vi v13, v8, 9, v0.t ; CHECK-NEXT: vmv1r.v v0, v13 ; CHECK-NEXT: ret entry: %a = call <vscale x 16 x i1> @llvm.riscv.vmsne.mask.nxv16i16.i16( <vscale x 16 x i1> %0, <vscale x 16 x i16> %1, i16 9, <vscale x 16 x i1> %2, i64 %3) ret <vscale x 16 x i1> %a } define <vscale x 1 x i1> @intrinsic_vmsne_vi_nxv1i32_i32(<vscale x 1 x i32> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv1i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i32.i32( <vscale x 1 x i32> %0, i32 9, i64 %1) ret <vscale x 1 x i1> %a } define <vscale x 1 x i1> @intrinsic_vmsne_mask_vi_nxv1i32_i32(<vscale x 1 x i1> %0, <vscale x 1 x i32> %1, <vscale x 1 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv1i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vi v10, v8, 9, v0.t ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i32.i32( <vscale x 1 x i1> %0, <vscale x 1 x i32> %1, i32 9, <vscale x 1 x i1> %2, i64 %3) ret <vscale x 1 x i1> %a } define <vscale x 2 x i1> @intrinsic_vmsne_vi_nxv2i32_i32(<vscale x 2 x i32> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv2i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i32.i32( <vscale x 2 x i32> %0, i32 9, i64 %1) ret <vscale x 2 x i1> %a } define <vscale x 2 x i1> @intrinsic_vmsne_mask_vi_nxv2i32_i32(<vscale x 2 x i1> %0, <vscale x 2 x i32> %1, <vscale x 2 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv2i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vi v10, v8, 9, v0.t ; CHECK-NEXT: vmv.v.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i32.i32( <vscale x 2 x i1> %0, <vscale x 2 x i32> %1, i32 9, <vscale x 2 x i1> %2, i64 %3) ret <vscale x 2 x i1> %a } define <vscale x 4 x i1> @intrinsic_vmsne_vi_nxv4i32_i32(<vscale x 4 x i32> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv4i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i32.i32( <vscale x 4 x i32> %0, i32 9, i64 %1) ret <vscale x 4 x i1> %a } define <vscale x 4 x i1> @intrinsic_vmsne_mask_vi_nxv4i32_i32(<vscale x 4 x i1> %0, <vscale x 4 x i32> %1, <vscale x 4 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv4i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: vmsne.vi v11, v8, 9, v0.t ; CHECK-NEXT: vmv1r.v v0, v11 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i32.i32( <vscale x 4 x i1> %0, <vscale x 4 x i32> %1, i32 9, <vscale x 4 x i1> %2, i64 %3) ret <vscale x 4 x i1> %a } define <vscale x 8 x i1> @intrinsic_vmsne_vi_nxv8i32_i32(<vscale x 8 x i32> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv8i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.nxv8i32.i32( <vscale x 8 x i32> %0, i32 9, i64 %1) ret <vscale x 8 x i1> %a } define <vscale x 8 x i1> @intrinsic_vmsne_mask_vi_nxv8i32_i32(<vscale x 8 x i1> %0, <vscale x 8 x i32> %1, <vscale x 8 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv8i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v13, v0 ; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu ; CHECK-NEXT: vmv1r.v v0, v12 ; CHECK-NEXT: vmsne.vi v13, v8, 9, v0.t ; CHECK-NEXT: vmv1r.v v0, v13 ; CHECK-NEXT: ret entry: %a = call <vscale x 8 x i1> @llvm.riscv.vmsne.mask.nxv8i32.i32( <vscale x 8 x i1> %0, <vscale x 8 x i32> %1, i32 9, <vscale x 8 x i1> %2, i64 %3) ret <vscale x 8 x i1> %a } define <vscale x 1 x i1> @intrinsic_vmsne_vi_nxv1i64_i64(<vscale x 1 x i64> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv1i64_i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.nxv1i64.i64( <vscale x 1 x i64> %0, i64 9, i64 %1) ret <vscale x 1 x i1> %a } define <vscale x 1 x i1> @intrinsic_vmsne_mask_vi_nxv1i64_i64(<vscale x 1 x i1> %0, <vscale x 1 x i64> %1, <vscale x 1 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv1i64_i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v10, v0 ; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmsne.vi v10, v8, 9, v0.t ; CHECK-NEXT: vmv.v.v v0, v10 ; CHECK-NEXT: ret entry: %a = call <vscale x 1 x i1> @llvm.riscv.vmsne.mask.nxv1i64.i64( <vscale x 1 x i1> %0, <vscale x 1 x i64> %1, i64 9, <vscale x 1 x i1> %2, i64 %3) ret <vscale x 1 x i1> %a } define <vscale x 2 x i1> @intrinsic_vmsne_vi_nxv2i64_i64(<vscale x 2 x i64> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv2i64_i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.nxv2i64.i64( <vscale x 2 x i64> %0, i64 9, i64 %1) ret <vscale x 2 x i1> %a } define <vscale x 2 x i1> @intrinsic_vmsne_mask_vi_nxv2i64_i64(<vscale x 2 x i1> %0, <vscale x 2 x i64> %1, <vscale x 2 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv2i64_i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v11, v0 ; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, mu ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: vmsne.vi v11, v8, 9, v0.t ; CHECK-NEXT: vmv1r.v v0, v11 ; CHECK-NEXT: ret entry: %a = call <vscale x 2 x i1> @llvm.riscv.vmsne.mask.nxv2i64.i64( <vscale x 2 x i1> %0, <vscale x 2 x i64> %1, i64 9, <vscale x 2 x i1> %2, i64 %3) ret <vscale x 2 x i1> %a } define <vscale x 4 x i1> @intrinsic_vmsne_vi_nxv4i64_i64(<vscale x 4 x i64> %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_vmsne_vi_nxv4i64_i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, mu ; CHECK-NEXT: vmsne.vi v0, v8, 9 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.nxv4i64.i64( <vscale x 4 x i64> %0, i64 9, i64 %1) ret <vscale x 4 x i1> %a } define <vscale x 4 x i1> @intrinsic_vmsne_mask_vi_nxv4i64_i64(<vscale x 4 x i1> %0, <vscale x 4 x i64> %1, <vscale x 4 x i1> %2, i64 %3) nounwind { ; CHECK-LABEL: intrinsic_vmsne_mask_vi_nxv4i64_i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v13, v0 ; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, mu ; CHECK-NEXT: vmv1r.v v0, v12 ; CHECK-NEXT: vmsne.vi v13, v8, 9, v0.t ; CHECK-NEXT: vmv1r.v v0, v13 ; CHECK-NEXT: ret entry: %a = call <vscale x 4 x i1> @llvm.riscv.vmsne.mask.nxv4i64.i64( <vscale x 4 x i1> %0, <vscale x 4 x i64> %1, i64 9, <vscale x 4 x i1> %2, i64 %3) ret <vscale x 4 x i1> %a }