//===----------------------------------------------------------------------===//
//
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
// See https://llvm.org/LICENSE.txt for license information.
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
//
//===----------------------------------------------------------------------===//
// Automatically generated file, do not edit!
//===----------------------------------------------------------------------===//
/* ==========================================================================
Assembly Syntax: Rd32=vextract(Vu32,Rs32)
C Intrinsic Prototype: Word32 Q6_R_vextract_VR(HVX_Vector Vu, Word32 Rs)
Instruction Type: LD
Execution Slots: SLOT0
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=hi(Vss32)
C Intrinsic Prototype: HVX_Vector Q6_V_hi_W(HVX_VectorPair Vss)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=lo(Vss32)
C Intrinsic Prototype: HVX_Vector Q6_V_lo_W(HVX_VectorPair Vss)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=vsplat(Rt32)
C Intrinsic Prototype: HVX_Vector Q6_V_vsplat_R(Word32 Rt)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=and(Qs4,Qt4)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_and_QQ(HVX_VectorPred Qs, HVX_VectorPred Qt)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=and(Qs4,!Qt4)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_and_QQn(HVX_VectorPred Qs, HVX_VectorPred Qt)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=not(Qs4)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_not_Q(HVX_VectorPred Qs)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=or(Qs4,Qt4)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_or_QQ(HVX_VectorPred Qs, HVX_VectorPred Qt)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=or(Qs4,!Qt4)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_or_QQn(HVX_VectorPred Qs, HVX_VectorPred Qt)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=vsetq(Rt32)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vsetq_R(Word32 Rt)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=xor(Qs4,Qt4)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_xor_QQ(HVX_VectorPred Qs, HVX_VectorPred Qt)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (!Qv4) vmem(Rt32+#s4)=Vs32
C Intrinsic Prototype: void Q6_vmem_QnRIV(HVX_VectorPred Qv, HVX_Vector* Rt, HVX_Vector Vs)
Instruction Type: CVI_VM_ST
Execution Slots: SLOT0
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (!Qv4) vmem(Rt32+#s4):nt=Vs32
C Intrinsic Prototype: void Q6_vmem_QnRIV_nt(HVX_VectorPred Qv, HVX_Vector* Rt, HVX_Vector Vs)
Instruction Type: CVI_VM_ST
Execution Slots: SLOT0
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (Qv4) vmem(Rt32+#s4):nt=Vs32
C Intrinsic Prototype: void Q6_vmem_QRIV_nt(HVX_VectorPred Qv, HVX_Vector* Rt, HVX_Vector Vs)
Instruction Type: CVI_VM_ST
Execution Slots: SLOT0
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (Qv4) vmem(Rt32+#s4)=Vs32
C Intrinsic Prototype: void Q6_vmem_QRIV(HVX_VectorPred Qv, HVX_Vector* Rt, HVX_Vector Vs)
Instruction Type: CVI_VM_ST
Execution Slots: SLOT0
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vabsdiff(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vabsdiff_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vabsdiff(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_Vector Q6_Vub_vabsdiff_VubVub(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vabsdiff(Vu32.uh,Vv32.uh)
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vabsdiff_VuhVuh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uw=vabsdiff(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vuw_vabsdiff_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vabs(Vu32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vabs_Vh(HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vabs(Vu32.h):sat
C Intrinsic Prototype: HVX_Vector Q6_Vh_vabs_Vh_sat(HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vabs(Vu32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vabs_Vw(HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vabs(Vu32.w):sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vabs_Vw_sat(HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vadd(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vadd_VbVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.b=vadd(Vuu32.b,Vvv32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wb_vadd_WbWb(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (!Qv4) Vx32.b+=Vu32.b
C Intrinsic Prototype: HVX_Vector Q6_Vb_condacc_QnVbVb(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (Qv4) Vx32.b+=Vu32.b
C Intrinsic Prototype: HVX_Vector Q6_Vb_condacc_QVbVb(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vadd(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vadd_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vadd(Vuu32.h,Vvv32.h)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vadd_WhWh(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (!Qv4) Vx32.h+=Vu32.h
C Intrinsic Prototype: HVX_Vector Q6_Vh_condacc_QnVhVh(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (Qv4) Vx32.h+=Vu32.h
C Intrinsic Prototype: HVX_Vector Q6_Vh_condacc_QVhVh(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vadd(Vu32.h,Vv32.h):sat
C Intrinsic Prototype: HVX_Vector Q6_Vh_vadd_VhVh_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vadd(Vuu32.h,Vvv32.h):sat
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vadd_WhWh_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vadd(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vadd_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vadd(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vadd_VubVub(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vadd(Vu32.ub,Vv32.ub):sat
C Intrinsic Prototype: HVX_Vector Q6_Vub_vadd_VubVub_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.ub=vadd(Vuu32.ub,Vvv32.ub):sat
C Intrinsic Prototype: HVX_VectorPair Q6_Wub_vadd_WubWub_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vadd(Vu32.uh,Vv32.uh):sat
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vadd_VuhVuh_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.uh=vadd(Vuu32.uh,Vvv32.uh):sat
C Intrinsic Prototype: HVX_VectorPair Q6_Wuh_vadd_WuhWuh_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vadd(Vu32.uh,Vv32.uh)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vadd_VuhVuh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vadd(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vadd_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vadd(Vuu32.w,Vvv32.w)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vadd_WwWw(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (!Qv4) Vx32.w+=Vu32.w
C Intrinsic Prototype: HVX_Vector Q6_Vw_condacc_QnVwVw(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (Qv4) Vx32.w+=Vu32.w
C Intrinsic Prototype: HVX_Vector Q6_Vw_condacc_QVwVw(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vadd(Vu32.w,Vv32.w):sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vadd_VwVw_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vadd(Vuu32.w,Vvv32.w):sat
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vadd_WwWw_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=valign(Vu32,Vv32,Rt8)
C Intrinsic Prototype: HVX_Vector Q6_V_valign_VVR(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=valign(Vu32,Vv32,#u3)
C Intrinsic Prototype: HVX_Vector Q6_V_valign_VVI(HVX_Vector Vu, HVX_Vector Vv, Word32 Iu3)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=vand(Vu32,Vv32)
C Intrinsic Prototype: HVX_Vector Q6_V_vand_VV(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=vand(Qu4,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_V_vand_QR(HVX_VectorPred Qu, Word32 Rt)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32|=vand(Qu4,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_V_vandor_VQR(HVX_Vector Vx, HVX_VectorPred Qu, Word32 Rt)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=vand(Vu32,Rt32)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vand_VR(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4|=vand(Vu32,Rt32)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vandor_QVR(HVX_VectorPred Qx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vasl(Vu32.h,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vasl_VhR(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vasl(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vasl_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vasl(Vu32.w,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vasl_VwR(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vasl(Vu32.w,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vaslacc_VwVwR(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vasl(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vasl_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vasr(Vu32.h,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vasr_VhR(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vasr(Vu32.h,Vv32.h,Rt8):rnd:sat
C Intrinsic Prototype: HVX_Vector Q6_Vb_vasr_VhVhR_rnd_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vasr(Vu32.h,Vv32.h,Rt8):rnd:sat
C Intrinsic Prototype: HVX_Vector Q6_Vub_vasr_VhVhR_rnd_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vasr(Vu32.h,Vv32.h,Rt8):sat
C Intrinsic Prototype: HVX_Vector Q6_Vub_vasr_VhVhR_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vasr(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vasr_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vasr(Vu32.w,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vasr_VwR(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vasr(Vu32.w,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vasracc_VwVwR(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vasr(Vu32.w,Vv32.w,Rt8)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vasr_VwVwR(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vasr(Vu32.w,Vv32.w,Rt8):rnd:sat
C Intrinsic Prototype: HVX_Vector Q6_Vh_vasr_VwVwR_rnd_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vasr(Vu32.w,Vv32.w,Rt8):sat
C Intrinsic Prototype: HVX_Vector Q6_Vh_vasr_VwVwR_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vasr(Vu32.w,Vv32.w,Rt8):sat
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vasr_VwVwR_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vasr(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vasr_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=Vu32
C Intrinsic Prototype: HVX_Vector Q6_V_equals_V(HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32=Vuu32
C Intrinsic Prototype: HVX_VectorPair Q6_W_equals_W(HVX_VectorPair Vuu)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vavg(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vavg_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vavg(Vu32.h,Vv32.h):rnd
C Intrinsic Prototype: HVX_Vector Q6_Vh_vavg_VhVh_rnd(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vavg(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_Vector Q6_Vub_vavg_VubVub(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vavg(Vu32.ub,Vv32.ub):rnd
C Intrinsic Prototype: HVX_Vector Q6_Vub_vavg_VubVub_rnd(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vavg(Vu32.uh,Vv32.uh)
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vavg_VuhVuh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vavg(Vu32.uh,Vv32.uh):rnd
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vavg_VuhVuh_rnd(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vavg(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vavg_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vavg(Vu32.w,Vv32.w):rnd
C Intrinsic Prototype: HVX_Vector Q6_Vw_vavg_VwVw_rnd(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vcl0(Vu32.uh)
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vcl0_Vuh(HVX_Vector Vu)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uw=vcl0(Vu32.uw)
C Intrinsic Prototype: HVX_Vector Q6_Vuw_vcl0_Vuw(HVX_Vector Vu)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32=vcombine(Vu32,Vv32)
C Intrinsic Prototype: HVX_VectorPair Q6_W_vcombine_VV(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=#0
C Intrinsic Prototype: HVX_Vector Q6_V_vzero()
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vdeal(Vu32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vdeal_Vb(HVX_Vector Vu)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vdeale(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vdeale_VbVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vdeal(Vu32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vdeal_Vh(HVX_Vector Vu)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32=vdeal(Vu32,Vv32,Rt8)
C Intrinsic Prototype: HVX_VectorPair Q6_W_vdeal_VVR(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=vdelta(Vu32,Vv32)
C Intrinsic Prototype: HVX_Vector Q6_V_vdelta_VV(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vdmpy(Vu32.ub,Rt32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vdmpy_VubRb(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.h+=vdmpy(Vu32.ub,Rt32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vdmpyacc_VhVubRb(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vdmpy(Vuu32.ub,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vdmpy_WubRb(HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.h+=vdmpy(Vuu32.ub,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vdmpyacc_WhWubRb(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vdmpy(Vu32.h,Rt32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vdmpy_VhRb(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vdmpy(Vu32.h,Rt32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vdmpyacc_VwVhRb(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vdmpy(Vuu32.h,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vdmpy_WhRb(HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.w+=vdmpy(Vuu32.h,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vdmpyacc_WwWhRb(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vdmpy(Vuu32.h,Rt32.h):sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vdmpy_WhRh_sat(HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vdmpy(Vuu32.h,Rt32.h):sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vdmpyacc_VwWhRh_sat(HVX_Vector Vx, HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vdmpy(Vu32.h,Rt32.h):sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vdmpy_VhRh_sat(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vdmpy(Vu32.h,Rt32.h):sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vdmpyacc_VwVhRh_sat(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vdmpy(Vuu32.h,Rt32.uh,#1):sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vdmpy_WhRuh_sat(HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vdmpy(Vuu32.h,Rt32.uh,#1):sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vdmpyacc_VwWhRuh_sat(HVX_Vector Vx, HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vdmpy(Vu32.h,Rt32.uh):sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vdmpy_VhRuh_sat(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vdmpy(Vu32.h,Rt32.uh):sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vdmpyacc_VwVhRuh_sat(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vdmpy(Vu32.h,Vv32.h):sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vdmpy_VhVh_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vdmpy(Vu32.h,Vv32.h):sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vdmpyacc_VwVhVh_sat(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.uw=vdsad(Vuu32.uh,Rt32.uh)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuw_vdsad_WuhRuh(HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.uw+=vdsad(Vuu32.uh,Rt32.uh)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuw_vdsadacc_WuwWuhRuh(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=vcmp.eq(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_eq_VbVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4&=vcmp.eq(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_eqand_QVbVb(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4|=vcmp.eq(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_eqor_QVbVb(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4^=vcmp.eq(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_eqxacc_QVbVb(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=vcmp.eq(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_eq_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4&=vcmp.eq(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_eqand_QVhVh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4|=vcmp.eq(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_eqor_QVhVh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4^=vcmp.eq(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_eqxacc_QVhVh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=vcmp.eq(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_eq_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4&=vcmp.eq(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_eqand_QVwVw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4|=vcmp.eq(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_eqor_QVwVw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4^=vcmp.eq(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_eqxacc_QVwVw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=vcmp.gt(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gt_VbVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4&=vcmp.gt(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtand_QVbVb(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4|=vcmp.gt(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtor_QVbVb(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4^=vcmp.gt(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtxacc_QVbVb(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=vcmp.gt(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gt_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4&=vcmp.gt(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtand_QVhVh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4|=vcmp.gt(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtor_QVhVh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4^=vcmp.gt(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtxacc_QVhVh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=vcmp.gt(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gt_VubVub(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4&=vcmp.gt(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtand_QVubVub(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4|=vcmp.gt(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtor_QVubVub(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4^=vcmp.gt(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtxacc_QVubVub(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=vcmp.gt(Vu32.uh,Vv32.uh)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gt_VuhVuh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4&=vcmp.gt(Vu32.uh,Vv32.uh)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtand_QVuhVuh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4|=vcmp.gt(Vu32.uh,Vv32.uh)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtor_QVuhVuh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4^=vcmp.gt(Vu32.uh,Vv32.uh)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtxacc_QVuhVuh(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=vcmp.gt(Vu32.uw,Vv32.uw)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gt_VuwVuw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4&=vcmp.gt(Vu32.uw,Vv32.uw)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtand_QVuwVuw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4|=vcmp.gt(Vu32.uw,Vv32.uw)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtor_QVuwVuw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4^=vcmp.gt(Vu32.uw,Vv32.uw)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtxacc_QVuwVuw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qd4=vcmp.gt(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gt_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4&=vcmp.gt(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtand_QVwVw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4|=vcmp.gt(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtor_QVwVw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Qx4^=vcmp.gt(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtxacc_QVwVw(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w=vinsert(Rt32)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vinsert_VwR(HVX_Vector Vx, Word32 Rt)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=vlalign(Vu32,Vv32,Rt8)
C Intrinsic Prototype: HVX_Vector Q6_V_vlalign_VVR(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=vlalign(Vu32,Vv32,#u3)
C Intrinsic Prototype: HVX_Vector Q6_V_vlalign_VVI(HVX_Vector Vu, HVX_Vector Vv, Word32 Iu3)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vlsr(Vu32.uh,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vlsr_VuhR(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vlsr(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vlsr_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uw=vlsr(Vu32.uw,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_Vuw_vlsr_VuwR(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vlsr(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vlsr_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vlut32(Vu32.b,Vv32.b,Rt8)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vlut32_VbVbR(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.b|=vlut32(Vu32.b,Vv32.b,Rt8)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vlut32or_VbVbVbR(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vlut16(Vu32.b,Vv32.h,Rt8)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vlut16_VbVhR(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.h|=vlut16(Vu32.b,Vv32.h,Rt8)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vlut16or_WhVbVhR(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vmax(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vmax_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vmax(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_Vector Q6_Vub_vmax_VubVub(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vmax(Vu32.uh,Vv32.uh)
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vmax_VuhVuh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vmax(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmax_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vmin(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vmin_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vmin(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_Vector Q6_Vub_vmin_VubVub(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vmin(Vu32.uh,Vv32.uh)
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vmin_VuhVuh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vmin(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmin_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vmpa(Vuu32.ub,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vmpa_WubRb(HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.h+=vmpa(Vuu32.ub,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vmpaacc_WhWubRb(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vmpa(Vuu32.ub,Vvv32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vmpa_WubWb(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vmpa(Vuu32.ub,Vvv32.ub)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vmpa_WubWub(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vmpa(Vuu32.h,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vmpa_WhRb(HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.w+=vmpa(Vuu32.h,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vmpaacc_WwWhRb(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vmpy(Vu32.ub,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vmpy_VubRb(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.h+=vmpy(Vu32.ub,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vmpyacc_WhVubRb(HVX_VectorPair Vxx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vmpy(Vu32.ub,Vv32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vmpy_VubVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.h+=vmpy(Vu32.ub,Vv32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vmpyacc_WhVubVb(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vmpy(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vmpy_VbVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.h+=vmpy(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vmpyacc_WhVbVb(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vmpye(Vu32.w,Vv32.uh)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpye_VwVuh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vmpy(Vu32.h,Rt32.h)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vmpy_VhRh(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.w+=vmpy(Vu32.h,Rt32.h):sat
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vmpyacc_WwVhRh_sat(HVX_VectorPair Vxx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vmpy(Vu32.h,Rt32.h):<<1:rnd:sat
C Intrinsic Prototype: HVX_Vector Q6_Vh_vmpy_VhRh_s1_rnd_sat(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vmpy(Vu32.h,Rt32.h):<<1:sat
C Intrinsic Prototype: HVX_Vector Q6_Vh_vmpy_VhRh_s1_sat(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vmpy(Vu32.h,Vv32.uh)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vmpy_VhVuh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.w+=vmpy(Vu32.h,Vv32.uh)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vmpyacc_WwVhVuh(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vmpy(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vmpy_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.w+=vmpy(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vmpyacc_WwVhVh(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vmpy(Vu32.h,Vv32.h):<<1:rnd:sat
C Intrinsic Prototype: HVX_Vector Q6_Vh_vmpy_VhVh_s1_rnd_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vmpyieo(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpyieo_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vmpyie(Vu32.w,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpyieacc_VwVwVh(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vmpyie(Vu32.w,Vv32.uh)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpyie_VwVuh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vmpyie(Vu32.w,Vv32.uh)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpyieacc_VwVwVuh(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vmpyi(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vmpyi_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.h+=vmpyi(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vmpyiacc_VhVhVh(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vmpyi(Vu32.h,Rt32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vmpyi_VhRb(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.h+=vmpyi(Vu32.h,Rt32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vmpyiacc_VhVhRb(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vmpyio(Vu32.w,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpyio_VwVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vmpyi(Vu32.w,Rt32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpyi_VwRb(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vmpyi(Vu32.w,Rt32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpyiacc_VwVwRb(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vmpyi(Vu32.w,Rt32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpyi_VwRh(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vmpyi(Vu32.w,Rt32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpyiacc_VwVwRh(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vmpyo(Vu32.w,Vv32.h):<<1:sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpyo_VwVh_s1_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vmpyo(Vu32.w,Vv32.h):<<1:rnd:sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpyo_VwVh_s1_rnd_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vmpyo(Vu32.w,Vv32.h):<<1:rnd:sat:shift
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpyoacc_VwVwVh_s1_rnd_sat_shift(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vmpyo(Vu32.w,Vv32.h):<<1:sat:shift
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpyoacc_VwVwVh_s1_sat_shift(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.uh=vmpy(Vu32.ub,Rt32.ub)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuh_vmpy_VubRub(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.uh+=vmpy(Vu32.ub,Rt32.ub)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuh_vmpyacc_WuhVubRub(HVX_VectorPair Vxx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.uh=vmpy(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuh_vmpy_VubVub(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.uh+=vmpy(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuh_vmpyacc_WuhVubVub(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.uw=vmpy(Vu32.uh,Rt32.uh)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuw_vmpy_VuhRuh(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.uw+=vmpy(Vu32.uh,Rt32.uh)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuw_vmpyacc_WuwVuhRuh(HVX_VectorPair Vxx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.uw=vmpy(Vu32.uh,Vv32.uh)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuw_vmpy_VuhVuh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.uw+=vmpy(Vu32.uh,Vv32.uh)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuw_vmpyacc_WuwVuhVuh(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=vmux(Qt4,Vu32,Vv32)
C Intrinsic Prototype: HVX_Vector Q6_V_vmux_QVV(HVX_VectorPred Qt, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vnavg(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vnavg_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vnavg(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vnavg_VubVub(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vnavg(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vnavg_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vnormamt(Vu32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vnormamt_Vh(HVX_Vector Vu)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vnormamt(Vu32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vnormamt_Vw(HVX_Vector Vu)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=vnot(Vu32)
C Intrinsic Prototype: HVX_Vector Q6_V_vnot_V(HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=vor(Vu32,Vv32)
C Intrinsic Prototype: HVX_Vector Q6_V_vor_VV(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vpacke(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vpacke_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vpacke(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vpacke_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vpack(Vu32.h,Vv32.h):sat
C Intrinsic Prototype: HVX_Vector Q6_Vb_vpack_VhVh_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vpack(Vu32.h,Vv32.h):sat
C Intrinsic Prototype: HVX_Vector Q6_Vub_vpack_VhVh_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vpacko(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vpacko_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vpacko(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vpacko_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vpack(Vu32.w,Vv32.w):sat
C Intrinsic Prototype: HVX_Vector Q6_Vh_vpack_VwVw_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vpack(Vu32.w,Vv32.w):sat
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vpack_VwVw_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vpopcount(Vu32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vpopcount_Vh(HVX_Vector Vu)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=vrdelta(Vu32,Vv32)
C Intrinsic Prototype: HVX_Vector Q6_V_vrdelta_VV(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vrmpy(Vu32.ub,Rt32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vrmpy_VubRb(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vrmpy(Vu32.ub,Rt32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vrmpyacc_VwVubRb(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vrmpy(Vuu32.ub,Rt32.b,#u1)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vrmpy_WubRbI(HVX_VectorPair Vuu, Word32 Rt, Word32 Iu1)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.w+=vrmpy(Vuu32.ub,Rt32.b,#u1)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vrmpyacc_WwWubRbI(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt, Word32 Iu1)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vrmpy(Vu32.ub,Vv32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vrmpy_VubVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vrmpy(Vu32.ub,Vv32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vrmpyacc_VwVubVb(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vrmpy(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vrmpy_VbVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vrmpy(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vrmpyacc_VwVbVb(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uw=vrmpy(Vu32.ub,Rt32.ub)
C Intrinsic Prototype: HVX_Vector Q6_Vuw_vrmpy_VubRub(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.uw+=vrmpy(Vu32.ub,Rt32.ub)
C Intrinsic Prototype: HVX_Vector Q6_Vuw_vrmpyacc_VuwVubRub(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.uw=vrmpy(Vuu32.ub,Rt32.ub,#u1)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuw_vrmpy_WubRubI(HVX_VectorPair Vuu, Word32 Rt, Word32 Iu1)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.uw+=vrmpy(Vuu32.ub,Rt32.ub,#u1)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuw_vrmpyacc_WuwWubRubI(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt, Word32 Iu1)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uw=vrmpy(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_Vector Q6_Vuw_vrmpy_VubVub(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vx32.uw+=vrmpy(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_Vector Q6_Vuw_vrmpyacc_VuwVubVub(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=vror(Vu32,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_V_vror_VR(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vround(Vu32.h,Vv32.h):sat
C Intrinsic Prototype: HVX_Vector Q6_Vb_vround_VhVh_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vround(Vu32.h,Vv32.h):sat
C Intrinsic Prototype: HVX_Vector Q6_Vub_vround_VhVh_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vround(Vu32.w,Vv32.w):sat
C Intrinsic Prototype: HVX_Vector Q6_Vh_vround_VwVw_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vround(Vu32.w,Vv32.w):sat
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vround_VwVw_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.uw=vrsad(Vuu32.ub,Rt32.ub,#u1)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuw_vrsad_WubRubI(HVX_VectorPair Vuu, Word32 Rt, Word32 Iu1)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.uw+=vrsad(Vuu32.ub,Rt32.ub,#u1)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuw_vrsadacc_WuwWubRubI(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt, Word32 Iu1)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vsat(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vub_vsat_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vsat(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vsat_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vsxt(Vu32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vsxt_Vb(HVX_Vector Vu)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vsxt(Vu32.h)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vsxt_Vh(HVX_Vector Vu)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vshuffe(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vshuffe_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vshuff(Vu32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vshuff_Vb(HVX_Vector Vu)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vshuffe(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vshuffe_VbVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vshuff(Vu32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vshuff_Vh(HVX_Vector Vu)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vshuffo(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vshuffo_VbVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32=vshuff(Vu32,Vv32,Rt8)
C Intrinsic Prototype: HVX_VectorPair Q6_W_vshuff_VVR(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.b=vshuffoe(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wb_vshuffoe_VbVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vshuffoe(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vshuffoe_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vshuffo(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vshuffo_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vsub(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vsub_VbVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.b=vsub(Vuu32.b,Vvv32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wb_vsub_WbWb(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (!Qv4) Vx32.b-=Vu32.b
C Intrinsic Prototype: HVX_Vector Q6_Vb_condnac_QnVbVb(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (Qv4) Vx32.b-=Vu32.b
C Intrinsic Prototype: HVX_Vector Q6_Vb_condnac_QVbVb(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vsub(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vsub_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vsub(Vuu32.h,Vvv32.h)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vsub_WhWh(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (!Qv4) Vx32.h-=Vu32.h
C Intrinsic Prototype: HVX_Vector Q6_Vh_condnac_QnVhVh(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (Qv4) Vx32.h-=Vu32.h
C Intrinsic Prototype: HVX_Vector Q6_Vh_condnac_QVhVh(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vsub(Vu32.h,Vv32.h):sat
C Intrinsic Prototype: HVX_Vector Q6_Vh_vsub_VhVh_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vsub(Vuu32.h,Vvv32.h):sat
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vsub_WhWh_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vsub(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vsub_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vsub(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vsub_VubVub(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vsub(Vu32.ub,Vv32.ub):sat
C Intrinsic Prototype: HVX_Vector Q6_Vub_vsub_VubVub_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.ub=vsub(Vuu32.ub,Vvv32.ub):sat
C Intrinsic Prototype: HVX_VectorPair Q6_Wub_vsub_WubWub_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vsub(Vu32.uh,Vv32.uh):sat
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vsub_VuhVuh_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.uh=vsub(Vuu32.uh,Vvv32.uh):sat
C Intrinsic Prototype: HVX_VectorPair Q6_Wuh_vsub_WuhWuh_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vsub(Vu32.uh,Vv32.uh)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vsub_VuhVuh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vsub(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vsub_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vsub(Vuu32.w,Vvv32.w)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vsub_WwWw(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (!Qv4) Vx32.w-=Vu32.w
C Intrinsic Prototype: HVX_Vector Q6_Vw_condnac_QnVwVw(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: if (Qv4) Vx32.w-=Vu32.w
C Intrinsic Prototype: HVX_Vector Q6_Vw_condnac_QVwVw(HVX_VectorPred Qv, HVX_Vector Vx, HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vsub(Vu32.w,Vv32.w):sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vsub_VwVw_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vsub(Vuu32.w,Vvv32.w):sat
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vsub_WwWw_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32=vswap(Qt4,Vu32,Vv32)
C Intrinsic Prototype: HVX_VectorPair Q6_W_vswap_QVV(HVX_VectorPred Qt, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vtmpy(Vuu32.b,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vtmpy_WbRb(HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.h+=vtmpy(Vuu32.b,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vtmpyacc_WhWbRb(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vtmpy(Vuu32.ub,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vtmpy_WubRb(HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.h+=vtmpy(Vuu32.ub,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vtmpyacc_WhWubRb(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vtmpy(Vuu32.h,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vtmpy_WhRb(HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.w+=vtmpy(Vuu32.h,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vtmpyacc_WwWhRb(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vunpack(Vu32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vunpack_Vb(HVX_Vector Vu)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vunpack(Vu32.h)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vunpack_Vh(HVX_Vector Vu)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.h|=vunpacko(Vu32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vunpackoor_WhVb(HVX_VectorPair Vxx, HVX_Vector Vu)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vxx32.w|=vunpacko(Vu32.h)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vunpackoor_WwVh(HVX_VectorPair Vxx, HVX_Vector Vu)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.uh=vunpack(Vu32.ub)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuh_vunpack_Vub(HVX_Vector Vu)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.uw=vunpack(Vu32.uh)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuw_vunpack_Vuh(HVX_Vector Vu)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32=vxor(Vu32,Vv32)
C Intrinsic Prototype: HVX_Vector Q6_V_vxor_VV(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.uh=vzxt(Vu32.ub)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuh_vzxt_Vub(HVX_Vector Vu)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vdd32.uw=vzxt(Vu32.uh)
C Intrinsic Prototype: HVX_VectorPair Q6_Wuw_vzxt_Vuh(HVX_Vector Vu)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 60 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vsplat(Rt32)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vsplat_R(Word32 Rt)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vsplat(Rt32)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vsplat_R(Word32 Rt)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Qd4=vsetq2(Rt32)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vsetq2_R(Word32 Rt)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Qd4.b=vshuffe(Qs4.h,Qt4.h)
C Intrinsic Prototype: HVX_VectorPred Q6_Qb_vshuffe_QhQh(HVX_VectorPred Qs, HVX_VectorPred Qt)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Qd4.h=vshuffe(Qs4.w,Qt4.w)
C Intrinsic Prototype: HVX_VectorPred Q6_Qh_vshuffe_QwQw(HVX_VectorPred Qs, HVX_VectorPred Qt)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vadd(Vu32.b,Vv32.b):sat
C Intrinsic Prototype: HVX_Vector Q6_Vb_vadd_VbVb_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vdd32.b=vadd(Vuu32.b,Vvv32.b):sat
C Intrinsic Prototype: HVX_VectorPair Q6_Wb_vadd_WbWb_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vadd(Vu32.w,Vv32.w,Qx4):carry
C Intrinsic Prototype: HVX_Vector Q6_Vw_vadd_VwVwQ_carry(HVX_Vector Vu, HVX_Vector Vv, HVX_VectorPred* Qx)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vadd(vclb(Vu32.h),Vv32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vadd_vclb_VhVh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vadd(vclb(Vu32.w),Vv32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vadd_vclb_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vxx32.w+=vadd(Vu32.h,Vv32.h)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vaddacc_WwVhVh(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vxx32.h+=vadd(Vu32.ub,Vv32.ub)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vaddacc_WhVubVub(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vadd(Vu32.ub,Vv32.b):sat
C Intrinsic Prototype: HVX_Vector Q6_Vub_vadd_VubVb_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vxx32.w+=vadd(Vu32.uh,Vv32.uh)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vaddacc_WwVuhVuh(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.uw=vadd(Vu32.uw,Vv32.uw):sat
C Intrinsic Prototype: HVX_Vector Q6_Vuw_vadd_VuwVuw_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vdd32.uw=vadd(Vuu32.uw,Vvv32.uw):sat
C Intrinsic Prototype: HVX_VectorPair Q6_Wuw_vadd_WuwWuw_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32=vand(!Qu4,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_V_vand_QnR(HVX_VectorPred Qu, Word32 Rt)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vx32|=vand(!Qu4,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_V_vandor_VQnR(HVX_Vector Vx, HVX_VectorPred Qu, Word32 Rt)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32=vand(!Qv4,Vu32)
C Intrinsic Prototype: HVX_Vector Q6_V_vand_QnV(HVX_VectorPred Qv, HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32=vand(Qv4,Vu32)
C Intrinsic Prototype: HVX_Vector Q6_V_vand_QV(HVX_VectorPred Qv, HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vasr(Vu32.h,Vv32.h,Rt8):sat
C Intrinsic Prototype: HVX_Vector Q6_Vb_vasr_VhVhR_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vasr(Vu32.uw,Vv32.uw,Rt8):rnd:sat
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vasr_VuwVuwR_rnd_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vasr(Vu32.w,Vv32.w,Rt8):rnd:sat
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vasr_VwVwR_rnd_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vlsr(Vu32.ub,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_Vub_vlsr_VubR(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vlut32(Vu32.b,Vv32.b,Rt8):nomatch
C Intrinsic Prototype: HVX_Vector Q6_Vb_vlut32_VbVbR_nomatch(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vx32.b|=vlut32(Vu32.b,Vv32.b,#u3)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vlut32or_VbVbVbI(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv, Word32 Iu3)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vlut32(Vu32.b,Vv32.b,#u3)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vlut32_VbVbI(HVX_Vector Vu, HVX_Vector Vv, Word32 Iu3)
Instruction Type: CVI_VP
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vlut16(Vu32.b,Vv32.h,Rt8):nomatch
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vlut16_VbVhR_nomatch(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vxx32.h|=vlut16(Vu32.b,Vv32.h,#u3)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vlut16or_WhVbVhI(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv, Word32 Iu3)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vlut16(Vu32.b,Vv32.h,#u3)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vlut16_VbVhI(HVX_Vector Vu, HVX_Vector Vv, Word32 Iu3)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vmax(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vmax_VbVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vmin(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vmin_VbVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=vmpa(Vuu32.uh,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vmpa_WuhRb(HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vxx32.w+=vmpa(Vuu32.uh,Rt32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vmpaacc_WwWuhRb(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vdd32=vmpye(Vu32.w,Vv32.uh)
C Intrinsic Prototype: HVX_VectorPair Q6_W_vmpye_VwVuh(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vmpyi(Vu32.w,Rt32.ub)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpyi_VwRub(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vx32.w+=vmpyi(Vu32.w,Rt32.ub)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vmpyiacc_VwVwRub(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vxx32+=vmpyo(Vu32.w,Vv32.h)
C Intrinsic Prototype: HVX_VectorPair Q6_W_vmpyoacc_WVwVh(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vround(Vu32.uh,Vv32.uh):sat
C Intrinsic Prototype: HVX_Vector Q6_Vub_vround_VuhVuh_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vround(Vu32.uw,Vv32.uw):sat
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vround_VuwVuw_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vsat(Vu32.uw,Vv32.uw)
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vsat_VuwVuw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vsub(Vu32.b,Vv32.b):sat
C Intrinsic Prototype: HVX_Vector Q6_Vb_vsub_VbVb_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vdd32.b=vsub(Vuu32.b,Vvv32.b):sat
C Intrinsic Prototype: HVX_VectorPair Q6_Wb_vsub_WbWb_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vsub(Vu32.w,Vv32.w,Qx4):carry
C Intrinsic Prototype: HVX_Vector Q6_Vw_vsub_VwVwQ_carry(HVX_Vector Vu, HVX_Vector Vv, HVX_VectorPred* Qx)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vsub(Vu32.ub,Vv32.b):sat
C Intrinsic Prototype: HVX_Vector Q6_Vub_vsub_VubVb_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.uw=vsub(Vu32.uw,Vv32.uw):sat
C Intrinsic Prototype: HVX_Vector Q6_Vuw_vsub_VuwVuw_sat(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vdd32.uw=vsub(Vuu32.uw,Vvv32.uw):sat
C Intrinsic Prototype: HVX_VectorPair Q6_Wuw_vsub_WuwWuw_sat(HVX_VectorPair Vuu, HVX_VectorPair Vvv)
Instruction Type: CVI_VA_DV
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 62 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vabs(Vu32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vabs_Vb(HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vabs(Vu32.b):sat
C Intrinsic Prototype: HVX_Vector Q6_Vb_vabs_Vb_sat(HVX_Vector Vu)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vx32.h+=vasl(Vu32.h,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vaslacc_VhVhR(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vx32.h+=vasr(Vu32.h,Rt32)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vasracc_VhVhR(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vasr(Vu32.uh,Vv32.uh,Rt8):rnd:sat
C Intrinsic Prototype: HVX_Vector Q6_Vub_vasr_VuhVuhR_rnd_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vasr(Vu32.uh,Vv32.uh,Rt8):sat
C Intrinsic Prototype: HVX_Vector Q6_Vub_vasr_VuhVuhR_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vasr(Vu32.uw,Vv32.uw,Rt8):sat
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vasr_VuwVuwR_sat(HVX_Vector Vu, HVX_Vector Vv, Word32 Rt)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vavg(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vavg_VbVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vavg(Vu32.b,Vv32.b):rnd
C Intrinsic Prototype: HVX_Vector Q6_Vb_vavg_VbVb_rnd(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vd32.uw=vavg(Vu32.uw,Vv32.uw)
C Intrinsic Prototype: HVX_Vector Q6_Vuw_vavg_VuwVuw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vd32.uw=vavg(Vu32.uw,Vv32.uw):rnd
C Intrinsic Prototype: HVX_Vector Q6_Vuw_vavg_VuwVuw_rnd(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vdd32=#0
C Intrinsic Prototype: HVX_VectorPair Q6_W_vzero()
Instruction Type: MAPPING
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: vtmp.h=vgather(Rt32,Mu2,Vv32.h).h
C Intrinsic Prototype: void Q6_vgather_ARMVh(HVX_Vector* Rs, Word32 Rt, Word32 Mu, HVX_Vector Vv)
Instruction Type: CVI_GATHER
Execution Slots: SLOT01
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: if (Qs4) vtmp.h=vgather(Rt32,Mu2,Vv32.h).h
C Intrinsic Prototype: void Q6_vgather_AQRMVh(HVX_Vector* Rs, HVX_VectorPred Qs, Word32 Rt, Word32 Mu, HVX_Vector Vv)
Instruction Type: CVI_GATHER
Execution Slots: SLOT01
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: vtmp.h=vgather(Rt32,Mu2,Vvv32.w).h
C Intrinsic Prototype: void Q6_vgather_ARMWw(HVX_Vector* Rs, Word32 Rt, Word32 Mu, HVX_VectorPair Vvv)
Instruction Type: CVI_GATHER_DV
Execution Slots: SLOT01
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: if (Qs4) vtmp.h=vgather(Rt32,Mu2,Vvv32.w).h
C Intrinsic Prototype: void Q6_vgather_AQRMWw(HVX_Vector* Rs, HVX_VectorPred Qs, Word32 Rt, Word32 Mu, HVX_VectorPair Vvv)
Instruction Type: CVI_GATHER_DV
Execution Slots: SLOT01
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: vtmp.w=vgather(Rt32,Mu2,Vv32.w).w
C Intrinsic Prototype: void Q6_vgather_ARMVw(HVX_Vector* Rs, Word32 Rt, Word32 Mu, HVX_Vector Vv)
Instruction Type: CVI_GATHER
Execution Slots: SLOT01
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: if (Qs4) vtmp.w=vgather(Rt32,Mu2,Vv32.w).w
C Intrinsic Prototype: void Q6_vgather_AQRMVw(HVX_Vector* Rs, HVX_VectorPred Qs, Word32 Rt, Word32 Mu, HVX_Vector Vv)
Instruction Type: CVI_GATHER
Execution Slots: SLOT01
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vlut4(Vu32.uh,Rtt32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vlut4_VuhPh(HVX_Vector Vu, Word64 Rtt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT2
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vdd32.h=vmpa(Vuu32.ub,Rt32.ub)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vmpa_WubRub(HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vxx32.h+=vmpa(Vuu32.ub,Rt32.ub)
C Intrinsic Prototype: HVX_VectorPair Q6_Wh_vmpaacc_WhWubRub(HVX_VectorPair Vxx, HVX_VectorPair Vuu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vx32.h=vmpa(Vx32.h,Vu32.h,Rtt32.h):sat
C Intrinsic Prototype: HVX_Vector Q6_Vh_vmpa_VhVhVhPh_sat(HVX_Vector Vx, HVX_Vector Vu, Word64 Rtt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT2
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vx32.h=vmpa(Vx32.h,Vu32.uh,Rtt32.uh):sat
C Intrinsic Prototype: HVX_Vector Q6_Vh_vmpa_VhVhVuhPuh_sat(HVX_Vector Vx, HVX_Vector Vu, Word64 Rtt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT2
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vx32.h=vmps(Vx32.h,Vu32.uh,Rtt32.uh):sat
C Intrinsic Prototype: HVX_Vector Q6_Vh_vmps_VhVhVuhPuh_sat(HVX_Vector Vx, HVX_Vector Vu, Word64 Rtt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT2
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vxx32.w+=vmpy(Vu32.h,Rt32.h)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vmpyacc_WwVhRh(HVX_VectorPair Vxx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vd32.uw=vmpye(Vu32.uh,Rt32.uh)
C Intrinsic Prototype: HVX_Vector Q6_Vuw_vmpye_VuhRuh(HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vx32.uw+=vmpye(Vu32.uh,Rt32.uh)
C Intrinsic Prototype: HVX_Vector Q6_Vuw_vmpyeacc_VuwVuhRuh(HVX_Vector Vx, HVX_Vector Vu, Word32 Rt)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vnavg(Vu32.b,Vv32.b)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vnavg_VbVb(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vd32.b=prefixsum(Qv4)
C Intrinsic Prototype: HVX_Vector Q6_Vb_prefixsum_Q(HVX_VectorPred Qv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vd32.h=prefixsum(Qv4)
C Intrinsic Prototype: HVX_Vector Q6_Vh_prefixsum_Q(HVX_VectorPred Qv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vd32.w=prefixsum(Qv4)
C Intrinsic Prototype: HVX_Vector Q6_Vw_prefixsum_Q(HVX_VectorPred Qv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: vscatter(Rt32,Mu2,Vv32.h).h=Vw32
C Intrinsic Prototype: void Q6_vscatter_RMVhV(Word32 Rt, Word32 Mu, HVX_Vector Vv, HVX_Vector Vw)
Instruction Type: CVI_SCATTER
Execution Slots: SLOT0
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: vscatter(Rt32,Mu2,Vv32.h).h+=Vw32
C Intrinsic Prototype: void Q6_vscatteracc_RMVhV(Word32 Rt, Word32 Mu, HVX_Vector Vv, HVX_Vector Vw)
Instruction Type: CVI_SCATTER
Execution Slots: SLOT0
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: if (Qs4) vscatter(Rt32,Mu2,Vv32.h).h=Vw32
C Intrinsic Prototype: void Q6_vscatter_QRMVhV(HVX_VectorPred Qs, Word32 Rt, Word32 Mu, HVX_Vector Vv, HVX_Vector Vw)
Instruction Type: CVI_SCATTER
Execution Slots: SLOT0
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: vscatter(Rt32,Mu2,Vvv32.w).h=Vw32
C Intrinsic Prototype: void Q6_vscatter_RMWwV(Word32 Rt, Word32 Mu, HVX_VectorPair Vvv, HVX_Vector Vw)
Instruction Type: CVI_SCATTER_DV
Execution Slots: SLOT0
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: vscatter(Rt32,Mu2,Vvv32.w).h+=Vw32
C Intrinsic Prototype: void Q6_vscatteracc_RMWwV(Word32 Rt, Word32 Mu, HVX_VectorPair Vvv, HVX_Vector Vw)
Instruction Type: CVI_SCATTER_DV
Execution Slots: SLOT0
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: if (Qs4) vscatter(Rt32,Mu2,Vvv32.w).h=Vw32
C Intrinsic Prototype: void Q6_vscatter_QRMWwV(HVX_VectorPred Qs, Word32 Rt, Word32 Mu, HVX_VectorPair Vvv, HVX_Vector Vw)
Instruction Type: CVI_SCATTER_DV
Execution Slots: SLOT0
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: vscatter(Rt32,Mu2,Vv32.w).w=Vw32
C Intrinsic Prototype: void Q6_vscatter_RMVwV(Word32 Rt, Word32 Mu, HVX_Vector Vv, HVX_Vector Vw)
Instruction Type: CVI_SCATTER
Execution Slots: SLOT0
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: vscatter(Rt32,Mu2,Vv32.w).w+=Vw32
C Intrinsic Prototype: void Q6_vscatteracc_RMVwV(Word32 Rt, Word32 Mu, HVX_Vector Vv, HVX_Vector Vw)
Instruction Type: CVI_SCATTER
Execution Slots: SLOT0
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: if (Qs4) vscatter(Rt32,Mu2,Vv32.w).w=Vw32
C Intrinsic Prototype: void Q6_vscatter_QRMVwV(HVX_VectorPred Qs, Word32 Rt, Word32 Mu, HVX_Vector Vv, HVX_Vector Vw)
Instruction Type: CVI_SCATTER
Execution Slots: SLOT0
========================================================================== */
/* __HEXAGON_ARCH___ >= 65 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vadd(Vu32.w,Vv32.w,Qs4):carry:sat
C Intrinsic Prototype: HVX_Vector Q6_Vw_vadd_VwVwQ_carry_sat(HVX_Vector Vu, HVX_Vector Vv, HVX_VectorPred Qs)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 66 */
/* ==========================================================================
Assembly Syntax: Vxx32.w=vasrinto(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_vasrinto_WwVwVw(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VP_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 66 */
/* ==========================================================================
Assembly Syntax: Vd32.uw=vrotr(Vu32.uw,Vv32.uw)
C Intrinsic Prototype: HVX_Vector Q6_Vuw_vrotr_VuwVuw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 66 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vsatdw(Vu32.w,Vv32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vsatdw_VwVw(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 66 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=v6mpy(Vuu32.ub,Vvv32.b,#u2):h
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_v6mpy_WubWbI_h(HVX_VectorPair Vuu, HVX_VectorPair Vvv, Word32 Iu2)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vxx32.w+=v6mpy(Vuu32.ub,Vvv32.b,#u2):h
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_v6mpyacc_WwWubWbI_h(HVX_VectorPair Vxx, HVX_VectorPair Vuu, HVX_VectorPair Vvv, Word32 Iu2)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vdd32.w=v6mpy(Vuu32.ub,Vvv32.b,#u2):v
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_v6mpy_WubWbI_v(HVX_VectorPair Vuu, HVX_VectorPair Vvv, Word32 Iu2)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vxx32.w+=v6mpy(Vuu32.ub,Vvv32.b,#u2):v
C Intrinsic Prototype: HVX_VectorPair Q6_Ww_v6mpyacc_WwWubWbI_v(HVX_VectorPair Vxx, HVX_VectorPair Vuu, HVX_VectorPair Vvv, Word32 Iu2)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.hf=vabs(Vu32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vhf_vabs_Vhf(HVX_Vector Vu)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.sf=vabs(Vu32.sf)
C Intrinsic Prototype: HVX_Vector Q6_Vsf_vabs_Vsf(HVX_Vector Vu)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf16=vadd(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vqf16_vadd_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.hf=vadd(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vhf_vadd_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf16=vadd(Vu32.qf16,Vv32.qf16)
C Intrinsic Prototype: HVX_Vector Q6_Vqf16_vadd_Vqf16Vqf16(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf16=vadd(Vu32.qf16,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vqf16_vadd_Vqf16Vhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf32=vadd(Vu32.qf32,Vv32.qf32)
C Intrinsic Prototype: HVX_Vector Q6_Vqf32_vadd_Vqf32Vqf32(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf32=vadd(Vu32.qf32,Vv32.sf)
C Intrinsic Prototype: HVX_Vector Q6_Vqf32_vadd_Vqf32Vsf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf32=vadd(Vu32.sf,Vv32.sf)
C Intrinsic Prototype: HVX_Vector Q6_Vqf32_vadd_VsfVsf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vdd32.sf=vadd(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_VectorPair Q6_Wsf_vadd_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.sf=vadd(Vu32.sf,Vv32.sf)
C Intrinsic Prototype: HVX_Vector Q6_Vsf_vadd_VsfVsf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.w=vfmv(Vu32.w)
C Intrinsic Prototype: HVX_Vector Q6_Vw_vfmv_Vw(HVX_Vector Vu)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.hf=Vu32.qf16
C Intrinsic Prototype: HVX_Vector Q6_Vhf_equals_Vqf16(HVX_Vector Vu)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.hf=Vuu32.qf32
C Intrinsic Prototype: HVX_Vector Q6_Vhf_equals_Wqf32(HVX_VectorPair Vuu)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.sf=Vu32.qf32
C Intrinsic Prototype: HVX_Vector Q6_Vsf_equals_Vqf32(HVX_Vector Vu)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.b=vcvt(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vb_vcvt_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.h=vcvt(Vu32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vh_vcvt_Vhf(HVX_Vector Vu)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vdd32.hf=vcvt(Vu32.b)
C Intrinsic Prototype: HVX_VectorPair Q6_Whf_vcvt_Vb(HVX_Vector Vu)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.hf=vcvt(Vu32.h)
C Intrinsic Prototype: HVX_Vector Q6_Vhf_vcvt_Vh(HVX_Vector Vu)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.hf=vcvt(Vu32.sf,Vv32.sf)
C Intrinsic Prototype: HVX_Vector Q6_Vhf_vcvt_VsfVsf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vdd32.hf=vcvt(Vu32.ub)
C Intrinsic Prototype: HVX_VectorPair Q6_Whf_vcvt_Vub(HVX_Vector Vu)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.hf=vcvt(Vu32.uh)
C Intrinsic Prototype: HVX_Vector Q6_Vhf_vcvt_Vuh(HVX_Vector Vu)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vdd32.sf=vcvt(Vu32.hf)
C Intrinsic Prototype: HVX_VectorPair Q6_Wsf_vcvt_Vhf(HVX_Vector Vu)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vcvt(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vub_vcvt_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vcvt(Vu32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vcvt_Vhf(HVX_Vector Vu)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.sf=vdmpy(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vsf_vdmpy_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vx32.sf+=vdmpy(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vsf_vdmpyacc_VsfVhfVhf(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.hf=vfmax(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vhf_vfmax_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.sf=vfmax(Vu32.sf,Vv32.sf)
C Intrinsic Prototype: HVX_Vector Q6_Vsf_vfmax_VsfVsf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.hf=vfmin(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vhf_vfmin_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.sf=vfmin(Vu32.sf,Vv32.sf)
C Intrinsic Prototype: HVX_Vector Q6_Vsf_vfmin_VsfVsf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.hf=vfneg(Vu32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vhf_vfneg_Vhf(HVX_Vector Vu)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.sf=vfneg(Vu32.sf)
C Intrinsic Prototype: HVX_Vector Q6_Vsf_vfneg_Vsf(HVX_Vector Vu)
Instruction Type: CVI_VX_LATE
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Qd4=vcmp.gt(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gt_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Qx4&=vcmp.gt(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtand_QVhfVhf(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Qx4|=vcmp.gt(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtor_QVhfVhf(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Qx4^=vcmp.gt(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtxacc_QVhfVhf(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Qd4=vcmp.gt(Vu32.sf,Vv32.sf)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gt_VsfVsf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Qx4&=vcmp.gt(Vu32.sf,Vv32.sf)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtand_QVsfVsf(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Qx4|=vcmp.gt(Vu32.sf,Vv32.sf)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtor_QVsfVsf(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Qx4^=vcmp.gt(Vu32.sf,Vv32.sf)
C Intrinsic Prototype: HVX_VectorPred Q6_Q_vcmp_gtxacc_QVsfVsf(HVX_VectorPred Qx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.hf=vmax(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vhf_vmax_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.sf=vmax(Vu32.sf,Vv32.sf)
C Intrinsic Prototype: HVX_Vector Q6_Vsf_vmax_VsfVsf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.hf=vmin(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vhf_vmin_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.sf=vmin(Vu32.sf,Vv32.sf)
C Intrinsic Prototype: HVX_Vector Q6_Vsf_vmin_VsfVsf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VA
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.hf=vmpy(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vhf_vmpy_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vx32.hf+=vmpy(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vhf_vmpyacc_VhfVhfVhf(HVX_Vector Vx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf16=vmpy(Vu32.qf16,Vv32.qf16)
C Intrinsic Prototype: HVX_Vector Q6_Vqf16_vmpy_Vqf16Vqf16(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf16=vmpy(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vqf16_vmpy_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf16=vmpy(Vu32.qf16,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vqf16_vmpy_Vqf16Vhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf32=vmpy(Vu32.qf32,Vv32.qf32)
C Intrinsic Prototype: HVX_Vector Q6_Vqf32_vmpy_Vqf32Vqf32(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vdd32.qf32=vmpy(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_VectorPair Q6_Wqf32_vmpy_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vdd32.qf32=vmpy(Vu32.qf16,Vv32.hf)
C Intrinsic Prototype: HVX_VectorPair Q6_Wqf32_vmpy_Vqf16Vhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vdd32.qf32=vmpy(Vu32.qf16,Vv32.qf16)
C Intrinsic Prototype: HVX_VectorPair Q6_Wqf32_vmpy_Vqf16Vqf16(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf32=vmpy(Vu32.sf,Vv32.sf)
C Intrinsic Prototype: HVX_Vector Q6_Vqf32_vmpy_VsfVsf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vdd32.sf=vmpy(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_VectorPair Q6_Wsf_vmpy_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vxx32.sf+=vmpy(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_VectorPair Q6_Wsf_vmpyacc_WsfVhfVhf(HVX_VectorPair Vxx, HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.sf=vmpy(Vu32.sf,Vv32.sf)
C Intrinsic Prototype: HVX_Vector Q6_Vsf_vmpy_VsfVsf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf16=vsub(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vqf16_vsub_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.hf=vsub(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vhf_vsub_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf16=vsub(Vu32.qf16,Vv32.qf16)
C Intrinsic Prototype: HVX_Vector Q6_Vqf16_vsub_Vqf16Vqf16(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf16=vsub(Vu32.qf16,Vv32.hf)
C Intrinsic Prototype: HVX_Vector Q6_Vqf16_vsub_Vqf16Vhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf32=vsub(Vu32.qf32,Vv32.qf32)
C Intrinsic Prototype: HVX_Vector Q6_Vqf32_vsub_Vqf32Vqf32(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf32=vsub(Vu32.qf32,Vv32.sf)
C Intrinsic Prototype: HVX_Vector Q6_Vqf32_vsub_Vqf32Vsf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.qf32=vsub(Vu32.sf,Vv32.sf)
C Intrinsic Prototype: HVX_Vector Q6_Vqf32_vsub_VsfVsf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vdd32.sf=vsub(Vu32.hf,Vv32.hf)
C Intrinsic Prototype: HVX_VectorPair Q6_Wsf_vsub_VhfVhf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX_DV
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.sf=vsub(Vu32.sf,Vv32.sf)
C Intrinsic Prototype: HVX_Vector Q6_Vsf_vsub_VsfVsf(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 68 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vasr(Vuu32.uh,Vv32.ub):rnd:sat
C Intrinsic Prototype: HVX_Vector Q6_Vub_vasr_WuhVub_rnd_sat(HVX_VectorPair Vuu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 69 */
/* ==========================================================================
Assembly Syntax: Vd32.ub=vasr(Vuu32.uh,Vv32.ub):sat
C Intrinsic Prototype: HVX_Vector Q6_Vub_vasr_WuhVub_sat(HVX_VectorPair Vuu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 69 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vasr(Vuu32.w,Vv32.uh):rnd:sat
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vasr_WwVuh_rnd_sat(HVX_VectorPair Vuu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 69 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vasr(Vuu32.w,Vv32.uh):sat
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vasr_WwVuh_sat(HVX_VectorPair Vuu, HVX_Vector Vv)
Instruction Type: CVI_VS
Execution Slots: SLOT0123
========================================================================== */
/* __HEXAGON_ARCH___ >= 69 */
/* ==========================================================================
Assembly Syntax: Vd32.uh=vmpy(Vu32.uh,Vv32.uh):>>16
C Intrinsic Prototype: HVX_Vector Q6_Vuh_vmpy_VuhVuh_rs16(HVX_Vector Vu, HVX_Vector Vv)
Instruction Type: CVI_VX
Execution Slots: SLOT23
========================================================================== */
/* __HEXAGON_ARCH___ >= 69 */
/* __HVX__ */