; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc --mtriple=loongarch32 < %s | FileCheck %s --check-prefix=LA32 ; RUN: llc --mtriple=loongarch64 < %s | FileCheck %s --check-prefix=LA64 ;; Exercise the 'mul' LLVM IR: https://llvm.org/docs/LangRef.html#mul-instruction define i1 @mul_i1(i1 %a, i1 %b) { ; LA32-LABEL: mul_i1: ; LA32: # %bb.0: # %entry ; LA32-NEXT: mul.w $a0, $a0, $a1 ; LA32-NEXT: jirl $zero, $ra, 0 ; ; LA64-LABEL: mul_i1: ; LA64: # %bb.0: # %entry ; LA64-NEXT: mul.d $a0, $a0, $a1 ; LA64-NEXT: jirl $zero, $ra, 0 entry: %r = mul i1 %a, %b ret i1 %r } define i8 @mul_i8(i8 %a, i8 %b) { ; LA32-LABEL: mul_i8: ; LA32: # %bb.0: # %entry ; LA32-NEXT: mul.w $a0, $a0, $a1 ; LA32-NEXT: jirl $zero, $ra, 0 ; ; LA64-LABEL: mul_i8: ; LA64: # %bb.0: # %entry ; LA64-NEXT: mul.d $a0, $a0, $a1 ; LA64-NEXT: jirl $zero, $ra, 0 entry: %r = mul i8 %a, %b ret i8 %r } define i16 @mul_i16(i16 %a, i16 %b) { ; LA32-LABEL: mul_i16: ; LA32: # %bb.0: # %entry ; LA32-NEXT: mul.w $a0, $a0, $a1 ; LA32-NEXT: jirl $zero, $ra, 0 ; ; LA64-LABEL: mul_i16: ; LA64: # %bb.0: # %entry ; LA64-NEXT: mul.d $a0, $a0, $a1 ; LA64-NEXT: jirl $zero, $ra, 0 entry: %r = mul i16 %a, %b ret i16 %r } define i32 @mul_i32(i32 %a, i32 %b) { ; LA32-LABEL: mul_i32: ; LA32: # %bb.0: # %entry ; LA32-NEXT: mul.w $a0, $a0, $a1 ; LA32-NEXT: jirl $zero, $ra, 0 ; ; LA64-LABEL: mul_i32: ; LA64: # %bb.0: # %entry ; LA64-NEXT: mul.d $a0, $a0, $a1 ; LA64-NEXT: jirl $zero, $ra, 0 entry: %r = mul i32 %a, %b ret i32 %r } define i64 @mul_i64(i64 %a, i64 %b) { ; LA32-LABEL: mul_i64: ; LA32: # %bb.0: # %entry ; LA32-NEXT: mul.w $a3, $a0, $a3 ; LA32-NEXT: mulh.wu $a4, $a0, $a2 ; LA32-NEXT: add.w $a3, $a4, $a3 ; LA32-NEXT: mul.w $a1, $a1, $a2 ; LA32-NEXT: add.w $a1, $a3, $a1 ; LA32-NEXT: mul.w $a0, $a0, $a2 ; LA32-NEXT: jirl $zero, $ra, 0 ; ; LA64-LABEL: mul_i64: ; LA64: # %bb.0: # %entry ; LA64-NEXT: mul.d $a0, $a0, $a1 ; LA64-NEXT: jirl $zero, $ra, 0 entry: %r = mul i64 %a, %b ret i64 %r } define i64 @mul_pow2(i64 %a) { ; LA32-LABEL: mul_pow2: ; LA32: # %bb.0: ; LA32-NEXT: slli.w $a1, $a1, 3 ; LA32-NEXT: srli.w $a2, $a0, 29 ; LA32-NEXT: or $a1, $a1, $a2 ; LA32-NEXT: slli.w $a0, $a0, 3 ; LA32-NEXT: jirl $zero, $ra, 0 ; ; LA64-LABEL: mul_pow2: ; LA64: # %bb.0: ; LA64-NEXT: slli.d $a0, $a0, 3 ; LA64-NEXT: jirl $zero, $ra, 0 %1 = mul i64 %a, 8 ret i64 %1 } define i64 @mul_p5(i64 %a) { ; LA32-LABEL: mul_p5: ; LA32: # %bb.0: ; LA32-NEXT: ori $a2, $zero, 5 ; LA32-NEXT: mul.w $a1, $a1, $a2 ; LA32-NEXT: mulh.wu $a3, $a0, $a2 ; LA32-NEXT: add.w $a1, $a3, $a1 ; LA32-NEXT: mul.w $a0, $a0, $a2 ; LA32-NEXT: jirl $zero, $ra, 0 ; ; LA64-LABEL: mul_p5: ; LA64: # %bb.0: ; LA64-NEXT: ori $a1, $zero, 5 ; LA64-NEXT: mul.d $a0, $a0, $a1 ; LA64-NEXT: jirl $zero, $ra, 0 %1 = mul i64 %a, 5 ret i64 %1 } define i32 @mulh_w(i32 %a, i32 %b) { ; LA32-LABEL: mulh_w: ; LA32: # %bb.0: ; LA32-NEXT: mulh.w $a0, $a0, $a1 ; LA32-NEXT: jirl $zero, $ra, 0 ; ; LA64-LABEL: mulh_w: ; LA64: # %bb.0: ; LA64-NEXT: mulw.d.w $a0, $a0, $a1 ; LA64-NEXT: srli.d $a0, $a0, 32 ; LA64-NEXT: jirl $zero, $ra, 0 %1 = sext i32 %a to i64 %2 = sext i32 %b to i64 %3 = mul i64 %1, %2 %4 = lshr i64 %3, 32 %5 = trunc i64 %4 to i32 ret i32 %5 } define i32 @mulh_wu(i32 %a, i32 %b) { ; LA32-LABEL: mulh_wu: ; LA32: # %bb.0: ; LA32-NEXT: mulh.wu $a0, $a0, $a1 ; LA32-NEXT: jirl $zero, $ra, 0 ; ; LA64-LABEL: mulh_wu: ; LA64: # %bb.0: ; LA64-NEXT: mulw.d.wu $a0, $a0, $a1 ; LA64-NEXT: srli.d $a0, $a0, 32 ; LA64-NEXT: jirl $zero, $ra, 0 %1 = zext i32 %a to i64 %2 = zext i32 %b to i64 %3 = mul i64 %1, %2 %4 = lshr i64 %3, 32 %5 = trunc i64 %4 to i32 ret i32 %5 } define i64 @mulh_d(i64 %a, i64 %b) { ; LA32-LABEL: mulh_d: ; LA32: # %bb.0: ; LA32-NEXT: mulh.wu $a4, $a0, $a2 ; LA32-NEXT: mul.w $a5, $a1, $a2 ; LA32-NEXT: add.w $a4, $a5, $a4 ; LA32-NEXT: sltu $a5, $a4, $a5 ; LA32-NEXT: mulh.wu $a6, $a1, $a2 ; LA32-NEXT: add.w $a5, $a6, $a5 ; LA32-NEXT: mul.w $a6, $a0, $a3 ; LA32-NEXT: add.w $a4, $a6, $a4 ; LA32-NEXT: sltu $a4, $a4, $a6 ; LA32-NEXT: mulh.wu $a6, $a0, $a3 ; LA32-NEXT: add.w $a4, $a6, $a4 ; LA32-NEXT: add.w $a4, $a5, $a4 ; LA32-NEXT: sltu $a5, $a4, $a5 ; LA32-NEXT: mulh.wu $a6, $a1, $a3 ; LA32-NEXT: add.w $a5, $a6, $a5 ; LA32-NEXT: mul.w $a6, $a1, $a3 ; LA32-NEXT: add.w $a4, $a6, $a4 ; LA32-NEXT: sltu $a6, $a4, $a6 ; LA32-NEXT: add.w $a5, $a5, $a6 ; LA32-NEXT: srai.w $a6, $a1, 31 ; LA32-NEXT: mul.w $a7, $a2, $a6 ; LA32-NEXT: mulh.wu $a2, $a2, $a6 ; LA32-NEXT: add.w $a2, $a2, $a7 ; LA32-NEXT: mul.w $a6, $a3, $a6 ; LA32-NEXT: add.w $a2, $a2, $a6 ; LA32-NEXT: srai.w $a3, $a3, 31 ; LA32-NEXT: mul.w $a1, $a3, $a1 ; LA32-NEXT: mulh.wu $a6, $a3, $a0 ; LA32-NEXT: add.w $a1, $a6, $a1 ; LA32-NEXT: mul.w $a0, $a3, $a0 ; LA32-NEXT: add.w $a1, $a1, $a0 ; LA32-NEXT: add.w $a1, $a1, $a2 ; LA32-NEXT: add.w $a2, $a0, $a7 ; LA32-NEXT: sltu $a0, $a2, $a0 ; LA32-NEXT: add.w $a0, $a1, $a0 ; LA32-NEXT: add.w $a1, $a5, $a0 ; LA32-NEXT: add.w $a0, $a4, $a2 ; LA32-NEXT: sltu $a2, $a0, $a4 ; LA32-NEXT: add.w $a1, $a1, $a2 ; LA32-NEXT: jirl $zero, $ra, 0 ; ; LA64-LABEL: mulh_d: ; LA64: # %bb.0: ; LA64-NEXT: mulh.d $a0, $a0, $a1 ; LA64-NEXT: jirl $zero, $ra, 0 %1 = sext i64 %a to i128 %2 = sext i64 %b to i128 %3 = mul i128 %1, %2 %4 = lshr i128 %3, 64 %5 = trunc i128 %4 to i64 ret i64 %5 } define i64 @mulh_du(i64 %a, i64 %b) { ; LA32-LABEL: mulh_du: ; LA32: # %bb.0: ; LA32-NEXT: mulh.wu $a4, $a0, $a2 ; LA32-NEXT: mul.w $a5, $a1, $a2 ; LA32-NEXT: add.w $a4, $a5, $a4 ; LA32-NEXT: sltu $a5, $a4, $a5 ; LA32-NEXT: mulh.wu $a2, $a1, $a2 ; LA32-NEXT: add.w $a2, $a2, $a5 ; LA32-NEXT: mul.w $a5, $a0, $a3 ; LA32-NEXT: add.w $a4, $a5, $a4 ; LA32-NEXT: sltu $a4, $a4, $a5 ; LA32-NEXT: mulh.wu $a0, $a0, $a3 ; LA32-NEXT: add.w $a0, $a0, $a4 ; LA32-NEXT: mul.w $a4, $a1, $a3 ; LA32-NEXT: mulh.wu $a1, $a1, $a3 ; LA32-NEXT: add.w $a0, $a2, $a0 ; LA32-NEXT: sltu $a2, $a0, $a2 ; LA32-NEXT: add.w $a1, $a1, $a2 ; LA32-NEXT: add.w $a0, $a4, $a0 ; LA32-NEXT: sltu $a2, $a0, $a4 ; LA32-NEXT: add.w $a1, $a1, $a2 ; LA32-NEXT: jirl $zero, $ra, 0 ; ; LA64-LABEL: mulh_du: ; LA64: # %bb.0: ; LA64-NEXT: mulh.du $a0, $a0, $a1 ; LA64-NEXT: jirl $zero, $ra, 0 %1 = zext i64 %a to i128 %2 = zext i64 %b to i128 %3 = mul i128 %1, %2 %4 = lshr i128 %3, 64 %5 = trunc i128 %4 to i64 ret i64 %5 } define i64 @mulw_d_w(i32 %a, i32 %b) { ; LA32-LABEL: mulw_d_w: ; LA32: # %bb.0: ; LA32-NEXT: mul.w $a2, $a0, $a1 ; LA32-NEXT: mulh.w $a1, $a0, $a1 ; LA32-NEXT: move $a0, $a2 ; LA32-NEXT: jirl $zero, $ra, 0 ; ; LA64-LABEL: mulw_d_w: ; LA64: # %bb.0: ; LA64-NEXT: mulw.d.w $a0, $a0, $a1 ; LA64-NEXT: jirl $zero, $ra, 0 %1 = sext i32 %a to i64 %2 = sext i32 %b to i64 %3 = mul i64 %1, %2 ret i64 %3 } define i64 @mulw_d_wu(i32 %a, i32 %b) { ; LA32-LABEL: mulw_d_wu: ; LA32: # %bb.0: ; LA32-NEXT: mul.w $a2, $a0, $a1 ; LA32-NEXT: mulh.wu $a1, $a0, $a1 ; LA32-NEXT: move $a0, $a2 ; LA32-NEXT: jirl $zero, $ra, 0 ; ; LA64-LABEL: mulw_d_wu: ; LA64: # %bb.0: ; LA64-NEXT: mulw.d.wu $a0, $a0, $a1 ; LA64-NEXT: jirl $zero, $ra, 0 %1 = zext i32 %a to i64 %2 = zext i32 %b to i64 %3 = mul i64 %1, %2 ret i64 %3 }